CS493253-CL Cirrus Logic Inc, CS493253-CL Datasheet - Page 35

no-image

CS493253-CL

Manufacturer Part Number
CS493253-CL
Description
Multi Standard Audio Decoder 44-Pin PLCC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS493253-CL

Package
44PLCC
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493253-CL
Manufacturer:
CRYSTAL
Quantity:
134
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
110
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS493253-CL
Quantity:
402
Part Number:
CS493253-CL-EP
Manufacturer:
CRYSTRL
Quantity:
20 000
Part Number:
CS493253-CLEP
Manufacturer:
CRYSTAL
Quantity:
8
Part Number:
CS493253-CLR
Manufacturer:
PANASINIC
Quantity:
184
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
CS493253-CLR
Manufacturer:
CS
Quantity:
1 500
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
20 000
Part Number:
CS493253-CLZ
Manufacturer:
CRYSTAL
Quantity:
13 888
Part Number:
CS493253-CLZR
Manufacturer:
CirrusLogic
Quantity:
478
Understanding the role of INTREQ is important for
successful communication. INTREQ is guaranteed
to remain low (once it has gone low) until the
second to last rising edge of SCCLK of the last byte
to be transferred out of the CS493XX. If there is no
more data to be transferred, INTREQ will go high
at this point. For SPI this is the rising edge for the
second to last bit of the last byte to be transferred.
After going high, INTREQ is guaranteed to stay
high until the next rising edge of SCCLK. This end
of transfer condition signals the host to end the read
transaction by clocking the last data bit out and
raising CS. If INTREQ is still low after the second
to last rising edge of SCCLK, the host should
continue reading data from the serial control port.
It should be noted that all data should be read out of
the serial control port during one cycle or a loss of
data will occur. In other words, all data should be
read out of the chip until INTREQ signals the last
byte by going high as described above. Please see
Section 6.1.3, “INTREQ Behavior: A Special
Case” on page 39
INTREQ behavior.
Figure 21, "SPI Timing" on page 36
diagram shows the relative edges of the control
lines for an SPI read and write.
6.1.2. I
I
accomplished with 3 communication lines: serial
control
input/output line and an interrupt request line to
signal that the DSP has data to transmit to the host.
See Figure 4, "I
DS339PP4
2
C communication with the CS493XX is
transaction.
2
C Communication
clock,
2
C® Communication Signals" on
for a more detailed description of
a
bi-directional
serial
timing
data
page 35 shows the mnemonic, pin name, and pin
number of each of these signals on the CS493XX.
Typically in I
open drain line with a pull-up. A logic one is placed
on the line by three-stating the output and allowing
the pull-up to raise the line. At this point another
device can drive the line low if necessary. Three-
stating SCDIO can have two effects: 1. To send out
a one when writing data or sending a “no
acknowledge”; 2. release the line when another
chip is writing data.
6.1.2.1.Writing in I
When writing to the device in I
protocol will be used whether writing a byte, a
message or even an application code image. The
examples shown in this document can be expanded
to fit any write situation.
write sequence:
The following is a detailed description of an I
write sequence with the CS493XX.
1) An I
2) Next a 7-bit address with the read/write bit set
Bi-Directional Data
Interrupt Request
condition which is defined as the data (SCDIO)
line falling while the clock (SCCLK) is held
high.
low for a write should be sent to the CS493XX.
The address for the CS493XX defaults to
0000000b. It is necessary to clock this address
in prior to any transfer in order for the
CS493XX to accept the write. In other words a
byte of 0x00 should be clocked into the device
preceding any write. The 0x00 byte represents
the 7 bit of address (0000000b) and the
read/write bit set to 0 to designate a write.
Serial Clock
Mnemonic
Table 4. I
2
C
®
transfer is initiated with an I
2
C
2
®
CS49300 Family DSP
C
®
communication SCDIO is an
2
Communication Signals
C
®
Pin Name
INTREQ
Figure 23
SCCLK
SCDIO
shows a typical
2
C
Pin Number
®
the same
2
19
20
7
C
®
start
2
C
35
®

Related parts for CS493253-CL