IS42S16320B-7BLI ISSI, Integrated Silicon Solution Inc, IS42S16320B-7BLI Datasheet - Page 27

no-image

IS42S16320B-7BLI

Manufacturer Part Number
IS42S16320B-7BLI
Description
DRAM 512M (32Mx16) 143MHz Industrial Temp
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS42S16320B-7BLI

Data Bus Width
16 bit
Package / Case
WBGA-54
Memory Size
512 Mbit
Maximum Clock Frequency
143 MHz
Access Time
6.5 ns, 5.4 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
130 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16320B-7BLI
Manufacturer:
ISSI
Quantity:
603
Part Number:
IS42S16320B-7BLI
Manufacturer:
ISSI
Quantity:
20 000
IS42S86400B, IS42S16320B
CHIP OPERATION
BANK/ROW ACTIVATION
Before any READ or WRITE commands can be issued
to a bank within the SDRAM, a row in that bank must be
“opened.” This is accomplished via the ACTIVE command,
which selects both the bank and the row to be activated
(see Activating Specific Row Within Specific Bank).
After opening a row (issuing an ACTIVE command), a READ
or WRITE command may be issued to that row, subject to
the t
the clock period and rounded up to the next whole number
to determine the earliest clock edge after the ACTIVE
command on which a READ or WRITE command can be
entered. For example, a t
143 MHz clock (7ns period) results in 2.14 clocks, rounded
to 3. This is reflected in the following example, which cov-
ers any case where 2 < [t
procedure is used to convert other specification limits from
time units to clock cycles).
A subsequent ACTIVE command to a different row in the
same bank can only be issued after the previous active
row has been “closed” (precharged). The minimum time
interval between successive ACTIVE commands to the
same bank is defined by t
A subsequent ACTIVE command to another bank can be
issued while the first bank is being accessed, which results
in a reduction of total row-access overhead.The minimum
time interval between successive ACTIVE commands to
different banks is defined by t
EXAMPLE: MEETING TRCD (MIN) WHEN 2 < [TRCD (MIN)/TCK] ≤ 3
Integrated Silicon Solution, Inc. — www.issi.com
Rev. 00F
08/11/08
rcd
specification. Minimum t
COMMAND
rcd
rc
rcd
.
specification of 15ns with a
rrd
CLK
(MIN)/t
rcd
.
should be divided by
ck
ACTIVE
] ≤ 3. (The same
T0
t
NOP
RCD
T1
ACTIVATING SPECIFIC ROW WITHIN SPE-
CIFIC BANK
BA0, BA1
A0-A12
NOP
T2
CKE
RAS
CAS
CLK
WE
CS
HIGH
READ or
WRITE
T3
DON'T CARE
BANK ADDRESS
ROW ADDRESS
T4
27

Related parts for IS42S16320B-7BLI