P87LPC762FN NXP Semiconductors, P87LPC762FN Datasheet - Page 30

no-image

P87LPC762FN

Manufacturer Part Number
P87LPC762FN
Description
MCU 8-Bit 87LP 80C51 CISC 2KB EPROM 5V 20-Pin PDIP Tube
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P87LPC762FN

Package
20PDIP
Device Core
80C51
Family Name
87LP
Maximum Speed
20 MHz
Ram Size
128 Byte
Program Memory Size
2 KB
Operating Supply Voltage
5 V
Data Bus Width
8 Bit
Program Memory Type
EPROM
Number Of Programmable I/os
18
Interface Type
I2C/UART
Operating Temperature
-45 to 85 °C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P87LPC762FN
Manufacturer:
PHILIPS
Quantity:
512
Part Number:
P87LPC762FN
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
Low Voltage EPROM Operation
The EPROM array contains some analog circuits that are not
required when V
greater than 4 V. The LPEP bit (AUXR.4), when set by software, will
power down these analog circuits resulting in a reduced supply
current. LPEP is cleared only by power-on reset, so it may be set
ONLY for applications that always operate with V
Reset
The 87LPC762 has an integrated power-on reset circuit which
always provides a reset when power is initially applied to the device.
It is recommended to use the internal reset whenever possible to
2001 Oct 26
Low power, low price, low pin count (20 pin)
microcontroller with 2 kbyte OTP
SOFTWARE RESET
POWER MONITOR
SRST (AUXR1.3)
DD
UCFG1.RPD = 1 (default)
WDTE (UCFG1.7)
MODULE
RPD (UCFG1.6)
is less than 4 V, but are required for a V
RESET
WDT
RST/V
PP
Figure 20. Using pin P1.5 as general purpose input pin or as low-active reset pin
PIN
P1.5
Pin is used as
digital input pin
Internal power-on
Reset active
87LPC762
Figure 21. Block Diagram Showing Reset Sources
DD
less than 4 V.
DD
UCFG1.RPD = 0
27
external active-low reset pin RST by programming the RPD bit in the
save external components and to be able to use pin P1.5 as a
general-purpose input pin.
The 87LPC762 can additionally be configured to use P1.5 as an
User Configuration Register UCFG1 to 0. The internal reset is still
active on power-up of the device. While the signal on the RST pin is
low, the 87LPC762 is held in reset until the signal goes high.
The watchdog timer on the LPC762 can act as an oscillator fail
detect because it uses an independent, fully on-chip oscillator.
UCFG1 is described in the System Configuration Bytes section of
this datasheet.
CLOCK
CPU
RST
Pin is used as
active-low reset pin
Internal power-on
Reset active
RESET
TIMING
87LPC762
R
S
Q
SU01226
CHIP RESET
87LPC762
SU01170
Preliminary data

Related parts for P87LPC762FN