SC28L91A1A,518 NXP Semiconductors, SC28L91A1A,518 Datasheet - Page 15

IC UART SOT187-2

SC28L91A1A,518

Manufacturer Part Number
SC28L91A1A,518
Description
IC UART SOT187-2
Manufacturer
NXP Semiconductors
Series
IMPACTr
Datasheet

Specifications of SC28L91A1A,518

Features
False-start Bit Detection
Number Of Channels
1, UART
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
44-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935267418518
SC28L91A1A-T
SC28L91A1A-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L91A1A,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
1. Parameters are valid over specified temperature and voltage range.
2. All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of
3. Test conditions for outputs: CL = 125 pF, except open drain outputs. Test conditions for open drain outputs: C
4. Typical values are the average values at +25 C and 3.3 V.
5. Timing is illustrated and referenced to the WRN and RDN Inputs. Also, CEN may be the “strobing” input. CEN and RDN (also CEN and
6. Guaranteed by characterization of sample units.
7. If CEN is used as the “strobing” input, the parameter defines the minimum High times between one CEN and the next. The RDN signal must
8. Minimum frequencies are not tested but are guaranteed by design.
9. Clocks for 1X mode should maintain a 60/40 duty cycle or better.
10. Minimum DACKN time is t
Philips Semiconductors
NOTES:
2004 Oct 21
Symbol
Receiver Timing, external clock (See Figure 13)
t
t
68000 or Motorola bus timing (See Figures 6, 7, 8)
t
t
t
t
*RXS
*RXH
DCR
DCW
DAT
CSC
3.3 V or 5.0 V Universal Asynchronous
Receiver/Transmitter (UART)
5 ns maximum. For X1/CLK this swing is between 0.4 V and 0.8*V
2.0 V and output voltages of 0.8 V and 2.0 V, as appropriate.
constant current source = 2.6 mA.
WRN) are ORed internally. The signal asserted last initiates the cycle and the signal negated first terminates the cycle.
be negated for t
while in the 68XXX mode. It is not necessary to wait for DACKN to insure the proper operation of the SC28C91. In all cases the data will be
written to the SC28L91 on the falling edge of DACKN or the rise of CEN. The fall of CEN initializes the bus cycle. The rise of CEN ends the
bus cycle. DACKN low or CEN high completes the write cycle.
Parameter
RxD data setup time to RxC high
RxD data hold time from RxC high
DACKN Low (read cycle) from X1 High
DACKN Low (write cycle) from X1 High
DACKN High impedance from CEN or IACKN High
CEN or IACKN setup time to X1 High for minimum DACKN cycle
RWD
to guarantee that any status register changes are valid.
DCR
= t
DSC
+ t
DCR
+ two positive edges of the X1 clock. For faster bus cycles, the 80XXX bus timing may be used
10
10
CC
15
. All time measurements are referenced at input voltages of 0.8 V and
Min
50
50
30
L
Typ
10
10
18
18
10
10
= 125 pF,
Max
57
57
15
SC28L91
Product data sheet
Unit
ns
ns
ns
ns
ns
ns

Related parts for SC28L91A1A,518