AD7760 Analog Devices, AD7760 Datasheet - Page 27

no-image

AD7760

Manufacturer Part Number
AD7760
Description
2.5 MSPS, 24-Bit, 100 dB Sigma-Delta ADC with On-Chip Buffer
Manufacturer
Analog Devices
Datasheet

Specifications of AD7760

Resolution (bits)
24bit
# Chan
1
Sample Rate
40MSPS
Interface
Par
Analog Input Type
Diff-Uni
Ain Range
4 V p-p,6.5 V p-p
Adc Architecture
Sigma-Delta
Pkg Type
QFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7760
Manufacturer:
PHILIPS
Quantity:
627
Part Number:
AD7760BSV
Manufacturer:
ADI
Quantity:
159
Part Number:
AD7760BSVZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7760BSVZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7760BSVZ-REEL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
To obtain maximum performance from the AD7760, it is
advisable to drive the ADC with differential signals. Figure 53
shows how a bipolar, single-ended signal biased around ground
can drive the AD7760 with the use of an external op amp, such
as the AD8021.
V
The AD7760 employs a double-sampling front end, as shown in
Figure 54. For simplicity, only the equivalent input circuit for V
is shown. The equivalent input circuitry for V
Sampling Switches SS1 and SS3 are driven by ICLK, whereas
Sampling Switches SS2 and SS4 are driven by ICLK . When ICLK is
high, the analog input voltage is connected to CS1. On the falling
edge of ICLK, the SS1 and SS3 switches open and the analog input
is sampled on CS1. Similarly, when ICLK is low, the analog input
voltage is connected to CS2. On the rising edge of ICLK, the SS2
and SS4 switches open and the analog input is sampled
on CS2.
Capacitors CPA, CPB1, and CPB2 represent parasitic capacitances
that include the junction capacitances associated with the MOS
switches.
Table 9. Equivalent Component Values
Mode
Normal
Low Power
IN
V
IN
+
CPA
Figure 53. Single-Ended-to-Differential Conversion
CS1 (pF)
51
13
2R
Figure 54. Equivalent Input Circuit
R
SS1
SH1
SS2
SH2
CPB1
CPB2
AD8021
2R
CS2 (pF)
51
13
CS1
CS2
SS3
SS4
R
R
IN
C
IN
S
SH3
SH4
CPA (pF)
12
12
R
C
C
R
IN
A1
FB
FB
FB
FB
− is the same.
MODULATOR
ANALOG
CPB1/2 (pF)
20
5
R
R
M
M
V
V
IN
IN
IN
Rev. A | Page 27 of 36
+
+
USING THE AD7760
The following is the recommended sequence for powering up
and using the AD7760:
1.
2.
3.
4.
5.
6.
7.
8.
Data can then be read from the part using the default filter,
offset, gain, and overrange threshold values. The conversion
data read is not valid, however, until the group delay of the filter
has elapsed. Once this has occurred, the DVALID bit read with
the data LSW is set, indicating that the data is indeed valid.
The user can then download a different filter if required (see the
Downloading a User-Defined Filter section). Values for gain,
offset, and overrange threshold registers can be written or read
at this stage.
Apply power.
Start the clock oscillator, applying MCLK.
Take RESET low for a minimum of one MCLK cycle.
Wait a minimum of two MCLK cycles after RESET has
been released.
Write to Control Register 2 to power up the ADC and the
differential amplifier as required. The correct clock divider
( CDIV ) ratio should be programmed at this time.
Write to Control Register 1 to set the output data rate.
Wait a minimum of five MCLK cycles after CS has been
released.
Take SYNC low for a minimum of four MCLK cycles, if
required, to synchronize multiple parts.
AD7760

Related parts for AD7760