AD7685 Analog Devices, AD7685 Datasheet - Page 19

no-image

AD7685

Manufacturer Part Number
AD7685
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD7685

Resolution (bits)
16bit
# Chan
1
Sample Rate
250kSPS
Interface
Ser,SPI
Analog Input Type
Diff-Uni
Ain Range
(Vref) p-p
Adc Architecture
SAR
Pkg Type
CSP,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7685ARMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7685ARMZ-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7685ARMZRL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7685BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7685BRM
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7685BRM-REEL
Manufacturer:
SEIKO
Quantity:
210
Part Number:
AD7685BRMZ
Manufacturer:
AD
Quantity:
5
Part Number:
AD7685BRMZRL7
Manufacturer:
MOLEX
Quantity:
2 000
CS MODE 3-WIRE WITH BUSY INDICATOR
This mode is usually used when a single AD7685 is connected
to an SPI-compatible digital host having an interrupt input.
The connection diagram is shown in Figure 36, and the
corresponding timing is given in Figure 37.
With SDI tied to VIO, a rising edge on CNV initiates a
conversion, selects the CS mode, and forces SDO to high
impedance. SDO is maintained in high impedance until the
completion of the conversion irrespective of the state of CNV.
Prior to the minimum conversion time, CNV could be used to
select other SPI devices, such as analog multiplexers, but CNV
must be returned low before the minimum conversion time and
held low until the maximum conversion time to guarantee the
generation of the BUSY signal indicator. When the conversion
is complete, SDO goes from high impedance to low. With a
pull-up on the SDO line, this transition can be used as an
interrupt signal to initiate the data reading controlled by the
digital host. The AD7685 then enters the acquisition phase and
ACQUISITION
SDI = 1
SDO
CNV
SCK
CONVERSION
Figure 37. CS Mode 3-Wire with BUSY Indicator Serial Interface Timing (SDI High)
t
CONV
t
CNVH
1
Rev. C | Page 19 of 28
t
t
HSDO
DSDO
D15
t
2
CYC
ACQUISITION
D14
powers down. The data bits are then clocked out, MSB first, by
subsequent SCK falling edges. The data is valid on both SCK
edges. Although the rising edge can be used to capture the data,
a digital host using the SCK falling edge will allow a faster reading
rate provided it has an acceptable hold time. After the optional
17th SCK falling edge, or when CNV goes high, whichever is
earlier, SDO returns to high impedance.
t
3
ACQ
t
VIO
SCKL
t
SCKH
15
SDI
Figure 36. CS Mode 3-Wire with BUSY Indicator
AD7685
t
SCK
CNV
SCK
Connection Diagram (SDI High)
16
D1
SDO
17
D0
VIO
47kΩ
t
DIS
CLK
CONVERT
DATA IN
IRQ
DIGITAL HOST
AD7685

Related parts for AD7685