AD5060 Analog Devices, AD5060 Datasheet - Page 15

no-image

AD5060

Manufacturer Part Number
AD5060
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD5060

Resolution (bits)
16bit
Dac Update Rate
250kSPS
Dac Settling Time
4µs
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Voltage Out
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5060ARJZ-1500RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5060ARJZ-1REEL7
Manufacturer:
ADI
Quantity:
10 740
Part Number:
AD5060ARJZ-1REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5060BRJZ-1500
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5060BRJZ-1500RL7
Manufacturer:
AD
Quantity:
1 200
Part Number:
AD5060BRJZ-1500RL7
Manufacturer:
FINTEK
Quantity:
533
Part Number:
AD5060BRJZ-1REEL7
Manufacturer:
Maxim
Quantity:
30
Part Number:
AD5060BRJZ-1SMD7
Manufacturer:
AD
Quantity:
2 300
THEORY OF OPERATION
The AD5040/AD5060 are single 14-/16-bit, serial input, voltage
output DACs. The parts operate from supply voltages of 2.7 V
to 5.5 V. Data is written to the AD5060 in a 24-bit word format,
and to the AD5040 in a 16-bit word format, via a 3-wire serial
interface.
Both the AD5040 and AD5060 incorporate a power-on reset
circuit that ensures the DAC output powers up to a known out-
put state (midscale or zero-scale, see the Ordering Guide). The
devices also have a software power-down mode that reduces the
typical current consumption to less than 1 μa.
DAC ARCHITECTURE
The DAC architecture of the AD5060 consists of two matched
DAC sections. A simplified circuit diagram is shown in
Figure 40. The 4 MSBs of the 16-bit data-word are decoded to
drive 15 switches, E1 to E15. Each of these switches connects
1 of 15 matched resistors to either DACGND or the V
output.
S0 to S11 of a 12-bit voltage mode R-2R ladder network.
V
REFERENCE BUFFER
The AD5040 andAD5060 operate with an external reference.
The reference input (V
V
buffered reference for the DAC core.
REF
DD
0
− 50 mV. This input voltage is then used to provide a
The remaining 12 bits of the data-word drive switches
2R
0
12-BIT R-2R LADDER
2R
S0
0
Figure 40. AD5060 DAC Ladder Structure
0
2R
S1
REF
) has an input range of 2 V to
0
S11
2R
0
FOUR MSBs DECODED INTO
15 EQUAL SEGMENTS
PD1
2R
E1
PD0
2R
E2
DB15 (MSB)
D15
0
0
1
1
2R
E15
Figure 41. AD5060 Input Register Content
0
1
0
1
D14
REF
NORMAL OPERATION
3-STATE
100kΩ TO GND
1kΩ TO GND
V
buffer
OUT
D13
Rev. A | Page 15 of 24
D12
D11
POWER-DOWN MODES
SERIAL INTERFACE
The AD5060/AD5040 have a 3-wire serial interface ( SYNC ,
SCLK, and DIN), which is compatible with SPI, QSPI, and
MICROWIRE interface standards, as well as most DSPs.
Figure 2
sequence.
The write sequence begins by bringing the SYNC line low. For
the AD5060, data from the DIN line is clocked into the 24-bit
shift register on the falling edge of SCLK. The serial clock
frequency can be as high as 30 MHz, making these parts
compatible with high speed DSPs. On the 24th falling clock
edge, the last data bit is clocked in and the programmed
function is executed (that is, a change in the DAC output or a
change in the mode of operation).
At this stage, the SYNC line can be kept low or be brought
high. In either case, it must be brought high for a minimum of
12 ns before the next write sequence so that a falling edge of
SYNC can initiate the next write sequence. Because the SYNC
buffer draws more current when V
V
for an even lower power operation of the part. As previously
indicated, however, it must be brought high again just before
the next write sequence. The AD5040 requires 16 clock periods
to update the input shift register. On the 16th falling clock edge,
the last data bit is clocked in and the programmed function is
executed (that is, a change in the DAC output or a change in the
mode of operation).
Input Shift Register
The AD5060 input shift register is 24 bits wide; see Figure 41.
PD1 and PD0 are control bits that control the operating mode
of the part—normal mode or any one of three power-down
modes (see the Power-Down Modes section for more detail).
The next 16 bits are the data bits. These are transferred to the
DAC register on the 24th falling edge of SCLK.
IH
D10
= 0.8 V, SYNC should be idled low between write sequences
D9
shows a timing diagram of a typical AD5060 write
DATA BITS
D8
D7
D6
D5
IH
D4
= 1.8 V than it does when
AD5040/AD5060
D3
D2
D1
DB0 (LSB)
D0

Related parts for AD5060