STA304A STMicroelectronics, STA304A Datasheet - Page 11

IC PROCESSOR AUD DGTL DDX 44TQFP

STA304A

Manufacturer Part Number
STA304A
Description
IC PROCESSOR AUD DGTL DDX 44TQFP
Manufacturer
STMicroelectronics
Series
DDX™r
Type
Audio Processorr
Datasheet

Specifications of STA304A

Mounting Type
Surface Mount
Package / Case
44-TQFP, 44-VQFP
Case
QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Applications
-
Other names
497-3944

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA304A
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA304A
Manufacturer:
SANKEN
Quantity:
20 000
Part Number:
STA304A-BIB
Manufacturer:
ST
0
Part Number:
STA304A/STA304
Manufacturer:
pericom
Quantity:
11 120
Part Number:
STA304A/STA304
Manufacturer:
ST
0
STA304A
6.0 DAP INPUT STAGE
The device provides 3 mutually exclusive input interfaces: I2S, S/PDIF and AC`97. Hereby is a small description
of the characteristics for each of them and a table showing how to select it.
Figure 6.
I2C
I2S_SPDIF_Sel
I2S
LRCK
SRC_Bypass
S/PDIF
SRC
DDX
YRAM
YRAM
LEFT
LEFT
DSP
RIGHT
RIGHT
AC97_Sel
SL/CENTER
SL/CENTER
AC97
SR
SR
CENTER
CENTER
LFE
LFE
PLL_Factor
PLL_Bypass
I2S
PLL
MCK
/1024
LRCK
/2 or /8
CK_OUT
XTI
2
6.1 Input from I
S
Using this input interface a maximum of 4 channels can be sent to the DSP. As detailed in the related paragraph
this I/F can be configured both as master or slave. When in master the sampling frequency is fixed to 48 KHz
and the SRC can be bypassed using the SRC_Bypass configuration bit (in CRA register). If slave operation is
selected the full range between 32KHz and 96KHz is supported but the SRC must always be in the processing
path (no bypass). In order to select this interface the AC97_MODE pin must be tied to GND and the
I2S_SPDIF_Sel bit must be 0.
6.2 Input from S/PDIF
This interface is compliant with the AES/EBU IEC 958, S/PDIF and EIAJ CP-340/1201 professional and con-
sumer standards. The full range from 32 KHz up to 96 KHz is supported but the SRC bypass option must be
switched off. Using the SPDIF_Mode bit this interface can be configured as digital or analog input. If the analog
mode is selected the line receiver can decode differential as well as single ended inputs. The receiver consists
of a differential input Schmitt Trigger comparator with 50 mV of hysteresis, which prevents noisy signals from
corrupting the data recovered. The minimum input differential voltage is 200 mV.
If the digital mode is selected only the single ended operation is supported; the input signal should be CMOS
compliant.
In order to select this interface the AC97_MODE pin must be tied to GND and the I2S_SPDIF_Sel must be 1.
6.3 Input from AC`97
In order to select this interface the AC97_MODE pin must be tied to VDD (I2S_SPDIF_Sel bit ‘is don’t care).
The AC`97 interface can be configured either as primary or secondary device using the external configuration
pin SA.
This interface support 4 sampling frequencies, according to the Variable and Double Rate Audio Codec `97
11/31

Related parts for STA304A