P80C3XX2_8XC5XX2 NXP Semiconductors, P80C3XX2_8XC5XX2 Datasheet - Page 31

no-image

P80C3XX2_8XC5XX2

Manufacturer Part Number
P80C3XX2_8XC5XX2
Description
The Philips microcontrollers described in this data sheet arehigh-performance static 80C51 designs incorporating Philips?high-density CMOS technology with operation from 2
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
2003 Jan 24
NOTES:
*SMOD0 is located at PCON.6.
**f
80C51 8-bit microcontroller family
4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V),
low power, high speed (30/33 MHz)
SCON Address = 98H
OSC
Symbol
FE
SM0
SM1
SM2
REN
TB8
RB8
Tl
Rl
= oscillator frequency
Bit Addressable
Position
SCON.7
SCON.7
SCON.6
SCON.5
SCON.4
SCON.3
SCON.2
SCON.1
SCON.0
(SMOD0 = 0/1)*
SM0/FE
7
Framing Error bit. This bit is set by the receiver when an invalid stop bit is detected. The FE bit is not
cleared by valid frames but should be cleared by software. The SMOD0 bit must be set to enable
access to the FE bit.*
Serial Port Mode Bit 0, (SMOD0 must = 0 to access bit SM0)
Serial Port Mode Bit 1
Enables the Automatic Address Recognition feature in Modes 2 or 3. If SM2 = 1 then Rl will not be set
unless the received 9th data bit (RB8) is 1, indicating an address, and the received byte is a Given or
Broadcast Address. In Mode 1, if SM2 = 1 then Rl will not be activated unless a valid stop bit was
received, and the received byte is a Given or Broadcast Address. In Mode 0, SM2 should be 0.
Enables serial reception. Set by software to enable reception. Clear by software to disable reception.
The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired.
In modes 2 and 3, the 9th data bit that was received. In Mode 1, if SM2 = 0, RB8 is the stop bit that
was received.
In Mode 0, RB8 is not used.
Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of
the stop bit in the other modes, in any serial transmission. Must be cleared by software.
Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the
stop bit time in the other modes, in any serial reception (except see SM2). Must be cleared by
software.
Function
SM0
0
0
1
1
SM1
6
SM1
0
1
0
1
Figure 18. SCON: Serial Port Control Register
SM2
5
Mode
0
1
2
3
REN
4
Description
shift register
8-bit UART
9-bit UART
9-bit UART
31
TB8
3
RB8
2
Baud Rate**
f
variable
f
f
variable
OSC
OSC
OSC
/12 (12-clk mode) or f
/64 or f
/32 (12-clock mode)
Tl
1
OSC
/32 or f
P80C3xX2; P80C5xX2;
Rl
0
OSC
Reset Value = 0000 0000B
OSC
/16 (6-clock mode) or
/6 (6-clk mode)
P87C5xX2
SU01628
Product data

Related parts for P80C3XX2_8XC5XX2