ST72324LS4 STMicroelectronics, ST72324LS4 Datasheet - Page 141

no-image

ST72324LS4

Manufacturer Part Number
ST72324LS4
Description
8-bit MCU
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72324LS4

Hdflash Endurance
100 cycles, data retention
Clock Sources
crystal/ceramic resonator oscillators, internal RC oscillator, and bypass for external clock
Four Power Saving Modes
Halt, Active-Halt, Wait and Slow
Main Clock Controller With
Real time base, Beep and Clock-out capabilities
16-bit Timer A With
1 input capture, 1 output compare, external clock input, PWM and pulse generator modes
16-bit Timer B With
2 input captures, 2 output compares, PWM and pulse generator modes
DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont’d)
OPTION BYTE 1
OPT7= PKG1 Pin package selection bit
This option bit selects the package.
Note: On the chip, each I/O port has 8 pads. Pads
that are not bonded to external pins are in input
pull-up configuration after reset. The configuration
of these pads must be kept at reset state to avoid
added current consumption.
OPT6 = RSTC RESET clock cycle selection
This option bit selects the number of CPU cycles
applied during the RESET phase and when exiting
HALT mode. For resonator oscillators, it is advised
to select 4096 due to the long crystal stabilization
time.
0: Reset phase with 4096 CPU cycles
1: Reset phase with 256 CPU cycles
OPT5:4 = OSCTYPE[1:0] Oscillator Type
These option bits select the ST7 main clock
source type.
CAUTION: In Flash devices, External Clock
Source is not supported if the PLL is enabled.
OPT3:1 = OSCRANGE[2:0] Oscillator range
When the resonator oscillator type is selected,
Resonator Oscillator
Reserved
Internal RC Oscillator
External Source
Version
S/J
K
Clock Source
Selected Package
LQFP32 / SDIP32
LQFP48/LQFP44
1
0
0
1
1
OSCTYPE
PKG1
0
0
1
0
1
1
0
these option bits select the resonator oscillator
current source corresponding to the frequency
range of the used resonator. Otherwise, these bits
are used to select the normal operating frequency
range.
OPT0 = PLL OFF PLL activation
This option bit activates the PLL which allows mul-
tiplication by two of the main input clock frequency.
The PLL is guaranteed only with an input frequen-
cy between 2 and 4MHz.
0: PLL x2 enabled
1: PLL x2 disabled
Caution: the PLL can be enabled only if the “OSC
RANGE” (OPT3:1) bits are configured to “MP -
2~4MHz”. Otherwise, the device functionality is
not guaranteed.
Caution: The PLL must not be used with the inter-
nal RC oscillator.
LP
MP
MS
HS
Typ. Freq. Range
8~16MHz
1~2MHz
2~4MHz
4~8MHz
2
0
0
0
0
OSCRANGE
ST72324Lxx
1
0
0
1
1
141/154
0
0
1
0
1
1

Related parts for ST72324LS4