LNBH25L STMicroelectronics, LNBH25L Datasheet - Page 13

no-image

LNBH25L

Manufacturer Part Number
LNBH25L
Description
LNB supply and control IC with step-up and IA?C interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LNBH25LPQR
Manufacturer:
ST
0
Part Number:
LNBH25LQTR
Manufacturer:
ST
0
Part Number:
LNBH25LS
Manufacturer:
ST
0
Part Number:
LNBH25LSPQR
Manufacturer:
ST
0
LNBH25L
6
6.1
6.2
6.3
6.4
6.5
I²C bus interface
Data transmission from the main microprocessor to the LNBH25L and vice versa takes
place through the 2-wire I²C bus interface, consisting of the 2-line SDA and SCL (pull-up
resistors to positive supply voltage must be externally connected).
Data validity
As shown in
of the clock. The HIGH and LOW state of the data line can only change when the clock
signal on the SCL line is LOW.
Start and stop condition
As shown in
SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is
HIGH. A STOP condition must be sent before each START condition.
Byte format
Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an
acknowledge bit. The MSB is transferred first.
Acknowledge
The master (microprocessor) puts a resistive HIGH level on the SDA line during the
acknowledge clock pulse (see
must pull down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA
line is stable LOW during this clock pulse. The peripheral which has been addressed must
generate an acknowledge after the reception of each byte, otherwise the SDA line remains
at the HIGH level during the ninth clock pulse time. In this case the master transmitter can
generate the STOP information in order to abort the transfer. The LNBH25L does not
generate an acknowledge if the V
V typ.).
Transmission without acknowledge
To avoid detection of the LNBH25L acknowledges, the microprocessor can use a simpler
transmission: it simply waits one clock cycle without checking the slave acknowledging, and
sends the new data. This approach is of course less protected from misworking and
decreases the noise immunity.
Figure 7
Figure 8
, the data on the SDA line must be stable during the high semi-period
, a start condition is a HIGH to LOW transition of the SDA line while
Doc ID 022634 Rev 2
Figure 9
CC
supply is below the undervoltage lockout threshold (4.7
). The peripheral (LNBH25L) that acknowledges
I²C bus interface
13/28

Related parts for LNBH25L