ADV7162KS220 Analog Devices Inc, ADV7162KS220 Datasheet - Page 28

no-image

ADV7162KS220

Manufacturer Part Number
ADV7162KS220
Description
IC DAC VIDEO COLOR 96BIT 160MQFP
Manufacturer
Analog Devices Inc
Type
Video DACr
Datasheet

Specifications of ADV7162KS220

Rohs Status
RoHS non-compliant
Applications
HDTV
Mounting Type
Surface Mount
Package / Case
160-MQFP, 160-PQFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7162KS220
Manufacturer:
ADI
Quantity:
246
ADV7160/ADV7162
COMMAND REGISTER 2 (CR2)
(Address Reg (A10–A0) = 006H)
This register contains a number of control bits as shown in the
diagram. CR2 is a 10-bit wide register. However for program-
ming purposes, it may be considered as an 8-bit wide register
(CR29 and CR28 are both reserved).
Figure 41 shows the various operations under the control of
CR2. This register can be read from as well written to. In write
mode zero should be written to CR21 and CR20. In read
mode, CR29 and CR28 are returned as zeros.
COMMAND REGISTER 2-BIT DESCRIPTION
SYNC Recognition Control on Green (CR22)
This bit specifies whether the video SYNC Input is to be en-
coded onto the IOG analog output or ignored.
Pedestal Enable Control (CR23)
This bit specifies whether a 0 IRE or a 7.5 IRE blanking pedes-
tal is to be generated on the video outputs.
True-Color/Bypass/Pseudo-Color Mode Control (CR27–CR24)
These 4 bits specify the various color modes. These include a
24-bit true-color and bypass mode, one 16-bit true-color and
bypass mode, two 15-bit true-color modes, one 15-bit bypass
mode and three 8-bit pseudo color modes.
CR27 CR26 CR25 CR24
0
0
1
1
1
1
1
1
1
1
CR29
*
RESERVED*
THESE BITS ARE READ-ONLY RESERVED BITS.
A READ CYCLE WILL RETURN ZEROS "00."
TRUE COLOR/PSEUDO COLOR MODE CONTROL
0
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
0
0
1
1
CR28
0
0
0
1
0
1
0
1
0
1
Figure 41. Command Register 2 (CR2) (CR29–CR20)
8-BIT PSEUDO COLOR ON R7–R0
8-BIT PSEUDO COLOR ON G7–G0
8-BIT PSEUDO COLOR ON B7–0
16-BIT BYPASS MODE USING
15-BIT BYPASS MODE USING
16-BIT TRUE COLOR ON R7–R0,
15-BIT TRUE COLOR ON R7–R3,
15-BIT TRUE COLOR ON R6–R0,
24-BIT TRUE COLOR
24-BIT BYPASS MODE
CR27
R7–R0, G7–G0
R6–R0, G7–G0
G7–G3, B7–B3
COLOR MODE
G7–G0
G7–G0
CR26
CR25
–28–
COMMAND REGISTER 3 (CR3)
(Address Reg (A10–A0) = 007H)
This register contains a number of control bits as shown in the
diagram. CR3 is a 10-bit wide register. However for program-
ming purposes, it may be considered as an 8-bit wide register
(CR39 and CR38 are both reserved).
Figure 42 shows the various operations under the control of
CR3. This register can be read from as well written to. In write
mode zero should be written to CR35. In read mode, CR39 and
CR38 are returned as zeros.
COMMAND REGISTER 3 BIT DESCRIPTION
PRGCKOUT Frequency Control (CR31–CR30)
These bits specify the output frequency of the PRGCKOUT
output. PRGCKOUT is a divided down version of the pixel
CLOCK.
BLANK Pipeline Delay Control (CR34–CR32)
These bits specify the additional pipeline delay that can be
added to the BLANK function, relative to the overall device
pipeline delay (t
Video DAC from a shorter pipeline than the video pixel data,
this control is useful in de-skewing the pipeline differential.
Pixel Multiplex Control (CR37–CR36)
These bits specify the device’s multiplex mode. It therefore
also determines the frequency of the LOADOUT signal.
LOADOUT is a divided down version of the pixel CLOCK.
CR24
CR23
PEDESTAL ENABLE
0
1
CONTROL
0 IRE
7.5 IRE
CR23
CR22
SYNC RECOGNITION
CONTROL (GREEN)
0
1
PD
). As the BLANK control normally enters the
CR22
IGNORE
DECODE
CR21
BE WRITTEN TO
ZERO SHOULD
THESE BITS
CR21–CR20
(00)
CR20
REV. 0

Related parts for ADV7162KS220