74HC125DTR2G ON Semiconductor, 74HC125DTR2G Datasheet

IC BUFF TRI-ST QD N-INV 14TSSOP

74HC125DTR2G

Manufacturer Part Number
74HC125DTR2G
Description
IC BUFF TRI-ST QD N-INV 14TSSOP
Manufacturer
ON Semiconductor
Series
74HCr
Datasheet

Specifications of 74HC125DTR2G

Logic Type
Buffer/Line Driver, Non-Inverting
Number Of Elements
4
Number Of Bits Per Element
1
Current - Output High, Low
7.8mA, 7.8mA
Voltage - Supply
2 V ~ 6 V
Operating Temperature
-55°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
14-TSSOP
Logic Family
HC
Number Of Channels Per Chip
4
Polarity
Non-Inverting
Supply Voltage (max)
6 V
Supply Voltage (min)
2 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
High Level Output Current
- 7.8 mA
Low Level Output Current
7.8 mA
Minimum Operating Temperature
- 55 C
Number Of Lines (input / Output)
4 / 4
Output Type
3-State
Propagation Delay Time
90 ns at 2 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
74HC125DTR2GOSTR
74HC125
Quad 3−State Noninverting
Buffers
High−Performance Silicon−Gate CMOS
are compatible with standard CMOS outputs; with pullup resistors,
they are compatible with LSTTL outputs.
memory address drivers, clock drivers, and other bus−oriented
systems. The device has four separate output enables that are
active−low.
Features
© Semiconductor Components Industries, LLC, 2007
March, 2007 − Rev. 0
The 74HC125 is identical in pinout to the LS125. The device inputs
The HC125 noninverting buffer is designed to be used with 3−state
Output Drive Capability: 15 LSTTL Loads
Outputs Directly Interface to CMOS, NMOS, and TTL
Operating Voltage Range: 2.0 to 6.0 V
Low Input Current: 1.0 mA
High Noise Immunity Characteristic of CMOS Devices
In Compliance with the JEDEC Standard No. 7A Requirements
ESD Performance: HBM > 2000 V; Machine Model > 200 V
Chip Complexity: 72 FETs or 18 Equivalent Gates
These are Pb−Free Devices
1
See detailed ordering and shipping information in the package
dimensions section on page 4 of this data sheet.
14
14
(Note: Microdot may be in either location)
1
ORDERING INFORMATION
1
A
L, WL
Y
W, WW
G or G
http://onsemi.com
CASE 751A
CASE 948G
DT SUFFIX
TSSOP−14
D SUFFIX
SOIC−14
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
Publication Order Number:
14
1
14
DIAGRAMS
1
MARKING
AWLYWW
HC125G
ALYWG
74HC125/D
125
HC
G

Related parts for 74HC125DTR2G

74HC125DTR2G Summary of contents

Page 1

Quad 3−State Noninverting Buffers High−Performance Silicon−Gate CMOS The 74HC125 is identical in pinout to the LS125. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The HC125 noninverting buffer is ...

Page 2

... SOIC Package: – 7 mW/_C from 65_ to 125_C TSSOP Package: – 6.1 mW/_C from 65_ to 125_C For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High−Speed CMOS Data Book (DL129/D). LOGIC DIAGRAM Active−Low Output Enables ...

Page 3

... OL Voltage I Maximum Input Leakage Current in I Maximum Three−State Leakage OZ Current I Maximum Quiescent Supply Current CC (per Package) NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High−Speed CMOS Data Book (DL129/D). Min Max 2.0 6 – 125 1000 ...

Page 4

... Used to determine the no−load dynamic power consumption Semiconductor High−Speed CMOS Data Book (DL129/D). ORDERING INFORMATION Device 74HC125DR2G 74HC125DTR2G †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. *This package is inherently Pb−Free. (C ...

Page 5

INPUT A 50% 10% t PLH OUTPUT Y 90% 50% 10% t TLH Figure 1. TEST POINT OUTPUT DEVICE UNDER TEST *Includes all probe and jig capacitance Figure 3. Test Circuit OE A SWITCHING WAVEFORMS OE (HC125A) ...

Page 6

... G −T− SEATING 14 PL PLANE 0.25 (0.010 14X 0.58 *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. PACKAGE DIMENSIONS SOIC−14 CASE 751A−03 ISSUE 0.25 (0.010 ...

Page 7

... S A −V− C 0.10 (0.004) −T− SEATING G D PLANE 14X 0.36 *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. PACKAGE DIMENSIONS TSSOP−14 CASE 948G−01 ISSUE 0.25 (0.010) ...

Page 8

... Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303− ...

Related keywords