M25P32-VMP6TP Numonyx, B.V., M25P32-VMP6TP Datasheet - Page 37

no-image

M25P32-VMP6TP

Manufacturer Part Number
M25P32-VMP6TP
Description
32-Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet
M25P32
7
Power-up and Power-down
At Power-up and Power-down, the device must not be selected (that is Chip Select (S) must
follow the voltage applied on V
A safe configuration is provided in
To avoid data corruption and inadvertent write operations during Power-up, a Power On
Reset (POR) circuit is included. The logic inside the device is held reset while V
than the Power On Reset (POR) threshold voltage, V
the device does not respond to any instruction.
Moreover, the device ignores all Write Enable (WREN), Page Program (PP), Sector Erase
(SE), Bulk Erase (BE) and Write Status Register (WRSR) instructions until a time delay of
t
correct operation of the device is not guaranteed if, by this time, V
No Write Status Register, Program or Erase instructions should be sent until the later of:
These values are specified in
If the delay, t
selected for READ instructions even if the t
At Power-up, the device is in the following state:
Normal precautions must be taken for supply rail decoupling, to stabilize the V
device in a system should have the V
package pins. (Generally, this capacitor is of the order of 100 nF).
At Power-down, when V
(POR) threshold value, V
any instruction. (The designer needs to be aware that if a Power-down occurs while a Write,
Program or Erase cycle is in progress, some data corruption can result.)
PUW
V
V
t
t
The device is in the Standby mode (not the Deep Power-down mode).
The Write Enable Latch (WEL) bit is reset.
The Write In Progress (WIP) bit is reset.
has elapsed after the moment that V
PUW
VSL
CC
SS
(min) at Power-up, and then for a further delay of t
at Power-down
after V
after V
VSL
, has elapsed, after V
CC
CC
passed the V
passed the V
CC
WI
drops from the operating voltage, to below the Power On Reset
, all operations are disabled and the device does not respond to
Table
CC
CC
) until V
WI
Section 3: SPI
(min) level
8.
threshold
CC
CC
rail decoupled by a suitable capacitor close to the
has risen above V
CC
CC
PUW
reaches the correct value:
rises above the V
delay is not yet fully elapsed.
modes.
WI
– all operations are disabled, and
CC
VSL
(min), the device can be
Power-up and Power-down
WI
CC
threshold. However, the
is still below V
CC
CC
feed. Each
CC
is less
(min).
37/53

Related parts for M25P32-VMP6TP