M25PX64-SOVME6E Numonyx, B.V., M25PX64-SOVME6E Datasheet - Page 32

no-image

M25PX64-SOVME6E

Manufacturer Part Number
M25PX64-SOVME6E
Description
64-Mbit, dual I/O, 4-Kbyte subsector erase, serial flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet
Instructions
6.4
6.4.1
6.4.2
6.4.3
32/66
Read status register (RDSR)
The read status register (RDSR) instruction allows the status register to be read. The status
register may be read at any time, even while a program, erase or write status register cycle
is in progress. When one of these cycles is in progress, it is recommended to check the
write in progress (WIP) bit before sending a new instruction to the device. It is also possible
to read the status register continuously, as shown in
Table 7.
The status and control bits of the status register are as follows:
WIP bit
The write in progress (WIP) bit indicates whether the memory is busy with a write status
register, program or erase cycle. When set to ‘1’, such a cycle is in progress, when reset to
‘0’ no such cycle is in progress.
WEL bit
The write enable latch (WEL) bit indicates the status of the internal write enable latch. When
set to ‘1’ the internal write enable latch is set, when set to ‘0’ the internal write enable latch is
reset and no write status register, program or erase instruction is accepted.
BP2, BP1, BP0 bits
The block protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to
be software protected against program and erase instructions. These bits are written with
the write status register (WRSR) instruction. When one or more of the block protect (BP2,
BP1, BP0) bits is set to ‘1’, the relevant memory area (as defined in
protected against page program (PP) and sector erase (SE) instructions. The block protect
(BP2, BP1, BP0) bits can be written provided that the hardware protected mode has not
been set. The bulk erase (BE) instruction is executed if, and only if, all block protect (BP2,
BP1, BP0) bits are 0.
Status register write protect
SRWD
b7
Status register format
0
Top/bottom bit
TB
BP2
Block protect bits
Figure
BP1
11.
Write enable latch bit
BP0
Table
WEL
Write in progress bit
3) becomes
M25PX64
WIP
b0

Related parts for M25PX64-SOVME6E