ST72325R6-AUTO STMicroelectronics, ST72325R6-AUTO Datasheet - Page 132

no-image

ST72325R6-AUTO

Manufacturer Part Number
ST72325R6-AUTO
Description
8-bit Mcu For Automotive With 16 To 60 Kbyte Flash, Adc, Css, 5 Timers, Spi, Sci, I2c Interface
Manufacturer
STMicroelectronics
Datasheet
Serial peripheral interface (SPI)
Figure 58. Single master/single slave application
14.3.2
132/250
MSBit
GENERATOR
8-BIT SHIFT REGISTER
CLOCK
SPI
Slave select management
As an alternative to using the SS pin to control the Slave Select signal, the application can
choose to manage the Slave Select signal by software. This is configured by the SSM bit in
the SPICSR register (see
In software management, the external SS pin is free for other application uses and the
internal SS signal level is driven by writing to the SSI bit in the SPICSR register.
In Master mode
In Slave mode
There are two cases depending on the data/clock timing relationship (see
If CPHA = 1 (data latched on 2nd clock edge):
If CPHA = 0 (data latched on 1st clock edge):
MASTER
SS internal must be held high continuously
SS internal must be held low during the entire transmission. This implies that in single
slave applications the SS pin either can be tied to V
managing the SS function by software (SSM = 1 and SSI = 0 in the in the SPICSR
register)
SS internal must be held low during byte transmission and pulled high between each
byte to allow the slave to write to the shift register. If SS is not pulled high, a Write
Collision error will occur when the slave writes to the shift register (see
error (WCOL) on page
LSBit
Figure
137).
MISO
MOSI
SCK
SS
60)
+5V
MISO
MOSI
SCK
SS
SS
, or made free for standard I/O by
MSBit
Not used if SS is managed
by software
8-BIT SHIFT REGISTER
SLAVE
ST72325xxx-Auto
Figure
Write collision
LSBit
59):

Related parts for ST72325R6-AUTO