CYWUSB6934 Cypress Semiconductor Corporation., CYWUSB6934 Datasheet - Page 17

no-image

CYWUSB6934

Manufacturer Part Number
CYWUSB6934
Description
Ls 2.4-ghz Dsss Radio Soc
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYWUSB6934
Manufacturer:
KODENSHI
Quantity:
10 000
Part Number:
CYWUSB6934-28SEC
Manufacturer:
CY
Quantity:
22 751
Part Number:
CYWUSB6934-48LFC
Manufacturer:
CY
Quantity:
2 902
Part Number:
CYWUSB6934-48LFC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CYWUSB6934-48LFC
Quantity:
4
Part Number:
CYWUSB6934-48LFXC
Manufacturer:
CY
Quantity:
9 194
Part Number:
CYWUSB6934-48LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CYWUSB6934-48LFXC
Quantity:
10
Part Number:
CYWUSB6934-48LTXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document 38-16007 Rev. *I
Bit
7
6:0
Bit
7
6:0
Bit
7:1
0
Reserved
Reserved
Name
Reserved
Wakeup Enable
Name
Reserved
Threshold Low
7
7
7
Name
Reserved
Threshold High
Addr: 0x1A
Addr: 0x1C
Addr: 0x19
Description
These bits are reserved and should be written with zeroes.
Wakeup interrupt enable.
0 = disabled
1 = enabled
A wakeup event is triggered when the PD pin is deasserted and once the IC is ready to receive SPI communications.
6
6
6
The Threshold Low value is used to determine the number of missed chips allowed when attempting to correlate a
Description
This bit is reserved and should be written with zero.
single data bit of value ‘0’. A perfect reception of a data bit of ‘0’ with a 64 chips/bit PN code would result in zero
correlation matches, meaning the exact inverse of the PN code has been received. By setting the Threshold Low
value to 0x08 for example, up to eight chips can be erroneous while still identifying the value of the received data
bit. This value along with the Threshold High value determine the correlator count values for logic ‘1’ and logic ‘0’.
The threshold values used determine the sensitivity of the receiver to interference and the dependability of the
received data. By allowing a minimal number of erroneous chips the dependability of the received data increases
while the robustness to interference decreases. On the other hand increasing the maximum number of missed chips
means reduced data integrity but increased robustness to interference and increased range.
Description
This bit is reserved and should be written with zero.
The Threshold High value is used to determine the number of matched chips allowed when attempting to correlate
a single data bit of value ‘1’. A perfect reception of a data bit of ‘1’ with a 64 chips/bit or a 32 chips/bit PN code would
result in 64 chips/bit or 32 chips/bit correlation matches, respectively, meaning every bit was received perfectly. By
setting the Threshold High value to 0x38 (64-8) for example, up to eight chips can be erroneous while still identifying
the value of the received data bit. This value along with the Threshold Low value determine the correlator count
values for logic ‘1’ and logic ‘0’. The threshold values used determine the sensitivity of the receiver to interference
and the dependability of the received data. By allowing a minimal number of erroneous chips the dependability of
the received data increases while the robustness to interference decreases. On the other hand increasing the
maximum number of missed chips means reduced data integrity but increased robustness to interference and
increased range.
5
5
5
Figure 7-18. Threshold High
Figure 7-17. Threshold Low
Figure 7-19. Wake Enable
Reserved
REG_THRESHOLD_H
REG_THRESHOLD_L
REG_WAKE_EN
4
4
4
Threshold High
Threshold Low
3
3
3
2
2
2
1
1
1
CYWUSB6932
CYWUSB6934
Default: 0x00
Default: 0x08
Default: 0x38
Page 17 of 30
Wakeup En-
able
0
0
0

Related parts for CYWUSB6934