MAX1246 Maxim, MAX1246 Datasheet - Page 9

no-image

MAX1246

Manufacturer Part Number
MAX1246
Description
+2.7V / Low-Power / 4-Channel / Serial 12-Bit ADCs in QSOP-16
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1246AEEE
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1246AEEE+
Manufacturer:
Maxim
Quantity:
79
Part Number:
MAX1246BCEE+T
Manufacturer:
MAXIM
Quantity:
4
Part Number:
MAX1246BEEE
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1246BEEE+
Manufacturer:
Maxim
Quantity:
98
The MAX1246/MAX1247 analog-to-digital converters
(ADCs) use a successive-approximation conversion
technique and input track/hold (T/H) circuitry to convert
an analog signal to a 12-bit digital output. A flexible seri-
al interface provides easy interface to microprocessors
(µPs). Figure 3 is a block diagram of the MAX1246/
MAX1247.
The sampling architecture of the ADC’s analog com-
parator is illustrated in the equivalent input circuit
(Figure 4). In single-ended mode, IN+ is internally
switched to CH0–CH3, and IN- is switched to COM. In
differential mode, IN+ and IN- are selected from two
pairs: CH0/CH1 and CH2/CH3. Configure the channels
with Tables 2 and 3. Please note that the codes for
CH0–CH3 in the MAX1246/MAX1247 correspond to the
codes for CH2–CH5 in the eight-channel (MAX146/
MAX147) versions.
In differential mode, IN- and IN+ are internally switched
to either of the analog inputs. This configuration is
pseudo-differential to the effect that only the signal at IN+
is sampled. The return side (IN-) must remain stable within
±0.5LSB (±0.1LSB for best results) with respect to AGND
during a conversion. To accomplish this, connect a 0.1µF
capacitor from IN- (the selected analog input) to AGND.
During the acquisition interval, the channel selected
as the positive input (IN+) charges capacitor C
The acquisition interval spans three SCLK cycles and
ends on the falling SCLK edge after the last bit of the
Figure 3. Block Diagram
_______________Detailed Description
REFADJ
SHDN
SCLK
COM
CH0
CH1
CH2
CH3
VREF
DIN
CS
15
16
14
7
2
3
4
5
6
9
8
*A 2.00 (MAX1247)
REGISTER
ANALOG
INPUT
INPUT
SHIFT
MUX
REFERENCE
(MAX1246)
_______________________________________________________________________________________
+1.21V
CONTROL
LOGIC
Pseudo-Differential Input
T/H
20k
A
+2.500V
IN
2.06*
CLOCK
12-BIT
CLOCK
ADC
SAR
REF
INT
OUT
MAX1246
MAX1247
REGISTER
OUTPUT
SHIFT
Serial 12-Bit ADCs in QSOP-16
+2.7V, Low-Power, 4-Channel,
11
10
1
12
13
DOUT
SSTRB
V
DGND
AGND
DD
HOLD
.
input control word has been entered. At the end of the
acquisition interval, the T/H switch opens, retaining
charge on C
The conversion interval begins with the input multiplexer
switching C
negative input (IN-). In single-ended mode, IN- is simply
COM. This unbalances node ZERO at the comparator’s
input. The capacitive DAC adjusts during the remainder
of the conversion cycle to restore node ZERO to 0V
within the limits of 12-bit resolution. This action is equiv-
alent to transferring a 16pF x [(V
from C
which in turn forms a digital representation of the analog
input signal.
The T/H enters its tracking mode on the falling clock
edge after the fifth bit of the 8-bit control word has been
shifted in. It enters its hold mode on the falling clock
edge after the eighth bit of the control word has been
shifted in. If the converter is set up for single-ended
inputs, IN- is connected to COM, and the converter
samples the “+” input. If the converter is set up for dif-
ferential inputs, IN- connects to the “-” input, and the
difference of
conversion, the positive input connects back to IN+,
and C
The time required for the T/H to acquire an input signal
is a function of how quickly its input capacitance is
charged. If the input signal’s source impedance is high,
the acquisition time lengthens, and more time must be
Figure 4. Equivalent Input Circuit
SINGLE-ENDED MODE: IN+ = CH0–CH3, IN- = COM.
DIFFERENTIAL MODE: IN+ AND IN- SELECTED FROM PAIRS OF
COM
CH0
CH1
CH2
CH3
HOLD
HOLD
VREF
INPUT
charges to the input signal.
MUX
HOLD
HOLD
to the binary-weighted capacitive DAC,
|
12-BIT CAPACITIVE DAC
IN+ - IN-
C
CH0/CH1 AND CH2/CH3.
SWITCH
16pF
C
from the positive input (IN+) to the
as a sample of the signal at IN+.
HOLD
TRACK
SWITCH
+
|
T/H
is sampled. At the end of the
R
9k
IN
HOLD
ZERO
AT THE SAMPLING INSTANT,
THE MUX INPUT SWITCHES
FROM THE SELECTED IN+
CHANNEL TO THE SELECTED
IN- CHANNEL.
IN
COMPARATOR
+
) - (V
Track/Hold
IN
-)] charge
9

Related parts for MAX1246