MB15F03 Fujitsu Microelectronics, Inc., MB15F03 Datasheet - Page 7

no-image

MB15F03

Manufacturer Part Number
MB15F03
Description
Dual Serial Input Pll Frequency Synthesizer
Manufacturer
Fujitsu Microelectronics, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MB15F03LPFVI-G-BND-R-EF
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F03PFV1
Manufacturer:
Winbond
Quantity:
7 311
Part Number:
MB15F03PFV1
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F03PFV1-G
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F03PFV1-G-BND-EF
Manufacturer:
FUJITSU
Quantity:
6 000
Company:
Part Number:
MB15F03PFV1-G-BND-ER
Quantity:
310
Part Number:
MB15F03SL
Manufacturer:
FUJITSU
Quantity:
434
Part Number:
MB15F03SLP
Manufacturer:
FUJITSU
Quantity:
3 000
Part Number:
MB15F03SLP
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F03SLPF
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F03SLPFV1
Manufacturer:
FUJITSU
Quantity:
5 222
Part Number:
MB15F03SLPV2-G-EF-6
Manufacturer:
FUJITSU
Quantity:
1 500
The divide ratio can be calculated using the following equation:
f
P:
N:
A:
f
R:
Serial Data Input
Serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of IF/RF–PLL
sections, programmable reference dividers of IF/RF PLL sections are controlled individually.
Serial data of binary data is entered through Data pin.
On rising edge of clock, one bit of serial data is transferred into the shift register. When load enable signal is high,
the data stored in the shift register is transferred to one of latch of them depending upon the control bit data setting.
Table1. Control Bit
Shift Register Configuration
VCO
OSC
FUNCTIONAL DESCRIPTIONS
f
:
:
VCO
CN1
H
H
= {(P x N) + A} x f
Output frequency of external voltage controlled ocillator (VCO)
Preset divide ratio of dual modulus prescaler (16 or 32 for IF-PLL, 64 or 128 for RF-PLL)
Preset divide ratio of binary 11-bit programmable counter (5 to 2,047)
Preset divide ratio of binary 7-bit swallow counter (0 A
Reference oscillation frequency
Preset divide ratio of binary 14-bit programmable reference counter (5 to 16,383)
Programmable Reference Counter
L
L
Control bit
CNT1, 2
R1 to R14
T1, 2
NOTE: Data input with MSB first.
LS
C
N
1
1
CN2
C
N
2
2
H
H
L
L
: Control bit
: Divide ratio setting bits for the programmable reference counter (5 to 16,383)
: Test purpose bit
OSC
T
3
1
R
T
2
4
The programmable reference counter for the IF-PLL.
The programmable reference counter for the RF-PLL.
The programmable counter and the swallow counter for the IF-PLL
The programmable counter and the swallow counter for the RF-PLL
(A < N)
R
5
1
R
2
6
R
3
7
R
4
8
R
9
5
Data
Destination of serial data
10
R
6
11
R
7
127)
12
R
8
13
R
9
10
14
R
15
11
R
12
16
R
17
13
MB15F03
R
MS
18
14
[Table. 1]
[Table. 2]
[Table. 3]
R
7

Related parts for MB15F03