IDT70V28L Integrated Device Technology, IDT70V28L Datasheet - Page 16

no-image

IDT70V28L

Manufacturer Part Number
IDT70V28L
Description
High-speed 3.3v 64k X 16 Dual-port Static Ram
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT70V28L15PF
Manufacturer:
IDT
Quantity:
1 831
Part Number:
IDT70V28L15PF
Manufacturer:
IDT
Quantity:
825
Part Number:
IDT70V28L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFGI
Manufacturer:
THOMBETT
Quantity:
3 072
Part Number:
IDT70V28L20PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
verifies its success in setting the latch by reading it. If it was successful, it
proceeds to assume control over the shared resource. If it was not
successful in setting the latch, it determines that the right side
processor has set the latch first, has the token and is using the shared
resource. The left processor can then either repeatedly request that
semaphore’s status or remove its request for that semaphore to
perform another task and occasionally attempt again to gain control of
the token via the set and test sequence. Once the right side has
relinquished the token, the left side should succeed in gaining control.
writing a zero into a semaphore latch and is released when the same
side writes a one to that latch.
separate memory space from the Dual-Port RAM. This address space
is accessed by placing a low input on the SEM pin (which acts as a chip
select for the semaphore flags) and using the other control pins
(Address, CE, and R/W) as they would be used in accessing a
standard Static RAM. Each of the flags has a unique address which
can be accessed by either side through address pins A
accessing the semaphores, none of the other address pins has any
effect.
is written into an unused semaphore location, that flag will be set to a
zero on that side and a one on the other side (see Truth Table VI). That
semaphore can now only be modified by the side showing the zero.
When a one is written into the same location from the same side, the
flag will be set to a one for both sides (unless a semaphore request
from the other side is pending) and then can be written to by both sides.
The fact that the side which is able to write a zero into a semaphore
subsequently locks out writes from the other side is what makes
semaphore flags useful in interprocessor communications. (A thor-
ough discussion on the use of this feature follows shortly.) A zero
written into the same location from the other side will be stored in the
semaphore request latch for that side until the semaphore is freed by
the first side.
so that a flag that is a one reads as a one in all data bits and a flag
containing a zero reads as all zeros. The read value is latched into one
side’s output register when that side's semaphore select (SEM) and
output enable (OE) signals go active. This serves to disallow the
semaphore from changing state in the middle of a read cycle due to a
write cycle from the other side. Because of this latch, a repeated read
of a semaphore in a test loop must cause either signal (SEM or OE) to
go inactive or the output will never change.
order to guarantee that no system level contention will occur. A
processor requests access to shared resources by attempting to write
a zero into a semaphore location. If the semaphore is already in use,
the semaphore request latch will contain a zero, yet the semaphore
flag will appear as one, a fact which the processor will verify by the
subsequent read (see Table VI). As an example, assume a processor
writes a zero to the left port at a free semaphore location. On a
subsequent read, the processor will verify that it has written success-
fully to that location and will assume control over the resource in
question. Meanwhile, if a processor on the right side attempts to write
a zero to the same semaphore flag it will fail, as will be verified by the
IDT70V28L
High-Speed 3.3V 64K x 16 Dual-Port Static RAM
The semaphore flags are active LOW. A token is requested by
The eight semaphore flags reside within the IDT70V28 in a
When writing to a semaphore, only data pin D
When a semaphore flag is read, its value is spread into all data bits
A sequence WRITE/READ must be used by the semaphore in
0
is used. If a low level
0
– A
2
. When
16
SEMAPHORE
fact that a one will be read from that semaphore on the right side during
subsequent read. Had a sequence of READ/WRITE been used
instead, system contention problems could have occurred during the
gap between the read and write cycles.
followed by either repeated reads or by writing a one into the same
location. The reason for this is easily understood by looking at the
simple logic diagram of the semaphore flag in Figure 4. Two sema-
phore request latches feed into a semaphore flag. Whichever latch is
first to present a zero to the semaphore flag will force its side of the
semaphore flag LOW and the other side HIGH. This condition will
continue until a one is written to the same semaphore request latch.
Should the other side’s semaphore request latch have been written to
a zero in the meantime, the semaphore flag will flip over to the other side
as soon as a one is written into the first side’s request latch. The second
side’s flag will now stay LOW until its semaphore request latch is written to
a one. From this it is easy to understand that, if a semaphore is requested
and the processor which requested it no longer needs the resource, the
entire system can hang up until a one is written into that semaphore request
latch.
a single token by attempting to write a zero into it at the same time. The
semaphore logic is specially designed to resolve this problem. If
simultaneous requests are made, the logic guarantees that only one
side receives the token. If one side is earlier than the other in making
the request, the first side to make the request will receive the token. If
both requests arrive at the same time, the assignment will be arbitrarily
made to one port or the other.
semaphores alone do not guarantee that access to a resource is
secure. As with any powerful programming technique, if semaphores
are misused or misinterpreted, a software error can easily happen.
handled via the initialization program at power-up. Since any sema-
phore request flag which contains a zero must be reset to a one,
all semaphores on both sides should have a one written into them
at initialization from both sides to assure that they will be free
when needed.
WRITE
L PORT
It is important to note that a failed semaphore request must be
The critical case of semaphore timing is when both sides request
One caution that should be noted when using semaphores is that
Initialization of the semaphores is not automatic and must be
REQUEST FLIP FLOP
D
0
READ
SEMAPHORE
D
Figure 4. IDT70V28 Semaphore Logic
Industrial and Commercial Temperature Ranges
Q
REQUEST FLIP FLOP
SEMAPHORE
Q
D
SEMAPHORE
READ
R PORT
D
4849 drw 18
WRITE
0

Related parts for IDT70V28L