CY2DP1504 Cypress Semiconductor, CY2DP1504 Datasheet - Page 13

no-image

CY2DP1504

Manufacturer Part Number
CY2DP1504
Description
1:4 LVPECL Fanout Buffer
Manufacturer
Cypress Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY2DP1504ZXI
Manufacturer:
CYPRESS12
Quantity:
62
Document History Page
Document Number: 001-56215 Rev. *F
Revision
Document Title: CY2DP1504 1:4 LVPECL Fanout Buffer with Selectable Clock Input
Document Number: 001-56215
*C
*D
*A
*B
*E
*F
**
2782891
2838916
3011766
3017258
3100234
3135201
3090938
ECN
Change
Orig. of
CXQ
CXQ
CXQ
CXQ
CXQ
CXQ
CXQ
Submission
01/05/2010 Changed status from “ADVANCE” to “PRELIMINARY”.
08/20/2010 Changed maximum additive jitter from 0.25 ps to 0.11 ps in “Features” on page
08/27/2010 Corrected Output Rise/Fall time diagram.
11/18/2010 Updated Phase jitter to 0.15ps max from 0.11ps max.
01/12/2011 Removed “Preliminary” status heading.
02/25/2011 Post to external web.
10/09/09
Date
New Datasheet.
Changed from 0.34 ps to 0.25 ps maximum additive jitter in “Features” on page
1 and in t
Added t
Changed max I
mA to 61 mA.
Change V
- 1.15V to V
Removed V
Added R
= 140 kΩ.
Added a measurement definition for C
page 4.
Added V
mV for DC - 150 MHz and min = 400 mV for 150 MHz to 1.5 GHz.
Changed letter case and some names of all the timing parameters in the AC
Electrical Specs table on page 5 to be consistent with EROS.
Lowered all additive phase noise mask specs by 3 dB in the AC Electrical
Specs table on page 5.
Added condition to t
that input rise/fall time must be less than 1.5 ns (20% to 80%).
Changed letter case and some names of all the timing parameters in Figures
3, 4, 5, 6 and 8, to be consistent with EROS.
1 and in t
Added note 3 to describe I
Removed reference to data distribution from “Functional Description”.
Changed R
Diagram and from 60 kΩ min / 140 kΩ max to 90 kΩ min / 210 kΩ max in the
DC Electrical Specs table.
Added max V
Updated phase noise specs for 1 k/10 k/100 k/1 M/10 M/20 MHz offset to
-120/-130/-135/-150/-150/-150dBc/Hz, respectively, in the AC Electrical
Specs table.
Added “Frequency range up to 1 GHz” condition to t
Updated package diagram.
Added Acronyms and Ordering Code Definition.
Changed V
Removed 200mA min LU spec, replaced with “Meets or exceeds JEDEC Spec
JESD78B IC Latchup Test”
Removed R
Changed C
Changed PN
Removed t
Removed resistors from IN
Added
Figure 9
PU
P
PP
JIT
JIT
OH
spec in the DC Electrical Specs table on page 4. Min = 60 kΩ, Max
spec to the Operating Conditions table on page 3.
S
IN
P
IN
spec to the AC Electrical Specs table on page 5. V
OD
DD
P
in the AC Electrical Specs table on page 5.
in the AC Electrical Specs table.
and t
ADD
for differential inputs from 100 kΩ to 150 kΩ in the Logic Block
in the DC Electrical Specs table on page 4: minimum from V
ID
and V
spec for differential input clock pins IN
condition to “Measured at 10 MHz”.
- 1.20V; maximum from V
spec from the DC Electrical Specs table on page 4.
DD
of 1.0V in DC Electrical Specs table.
to describe T
specs for 1MHz, 10MHz, and 20MHz offsets.
H
spec in the DC Electrical Specs table on page 4 from 60
specs from AC specs table.
R
OUT
and t
specs from 4.0V to “lesser of 4.0 or V
Description of Change
IH
F
x
/IN
specs in the AC Electrical specs table on page 5
and I
SOE
x
# in
and T
IL
Logic Block
specs.
IN
SOD
in the DC Electrical Specs table on
DD
.
- 0.75V to V
Diagram.
X
ODC
and IN
DD
spec.
CY2DP1504
- 0.70V.
X
DD
#.
PP
Page 13 of 14
+ 0.4”
min = 600
DD
[+] Feedback

Related parts for CY2DP1504