isl12057 Intersil Corporation, isl12057 Datasheet - Page 13

no-image

isl12057

Manufacturer Part Number
isl12057
Description
Low Cost And Low Power I 2c Rtc Real Time Clock/calendar
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isl12057IBZ
Manufacturer:
Intersil
Quantity:
98
Part Number:
isl12057IBZ
Manufacturer:
Intersil
Quantity:
261
Company:
Part Number:
isl12057IBZ-T
Quantity:
5 400
Part Number:
isl12057IUZ
Manufacturer:
Intersil
Quantity:
50
Device Addressing
Following a start condition, the master must output a Slave
Address Byte. The 7 MSBs are the device identifier. These
bits are “1101000”. Slave bits “1101” access the register.
Slave bits “000” specify the device select bits.
The last bit of the Slave Address Byte defines a read or write
operation to be performed. When this R/W bit is a “1”, then a
read operation is selected. A “0” selects a write operation
(refer to Figure 10).
After loading the entire Slave Address Byte from the SDA
bus, the ISL12057 compares the device identifier and device
select bits with “1101000”. Upon a correct compare, the
device outputs an acknowledge on the SDA line.
Following the Slave Byte is a one byte word address. The
word address is either supplied by the master device or
obtained from an internal counter. On power-up, the internal
address counter is set to address 0h, so a current address
read of the RTC array starts at address 0h. When required,
as part of a random read, the master must supply the 1 Word
Address Bytes as shown in Figure 11.
In a random read operation, the slave byte in the “dummy
write” portion must match the slave byte in the “read”
section. For a random read of the Clock/Control Registers,
the slave byte must be “1101000x” in both places.
FIGURE 10. SLAVE ADDRESS, WORD ADDRESS, AND DATA
A7
D7
1
SIGNALS FROM
SIGNAL AT SDA
SIGNALS FROM
THE MASTER
THE ISL12057
A6
D6
1
A5
D5
0
BYTES
A4
D4
1
S
T
A
R
T
A3
D3
0
1
IDENTIFICATION
1
13
0
A2
D2
0
BYTE
1
0 0 0
0
A1
D1
R/W
0
FIGURE 9. SEQUENTIAL BYTE WRITE SEQUENCE
A0
WRITE
D0
A
C
K
SLAVE
ADDRESS BYTE
WORD ADDRESS
DATA BYTE
0 0 0 0
ADDRESS
BYTE
ISL12057
A
C
K
FIRST DATA
Write Operation
A Write operation requires a START condition, followed by a
valid Identification Byte, a valid Address Byte, a Data Byte,
and a STOP condition. After each of the three bytes, the
ISL12057 responds with an ACK. At this time, the I
interface enters a standby state.
Read Operation
A Read operation consists of a three byte instruction
followed by one or more Data Bytes (see Figure 11). The
master initiates the operation issuing the following
sequence: a START, the Identification byte with the R/W bit
set to “0”, an Address Byte, a second START, and a second
Identification byte with the R/W bit set to “1”. After each of
the three bytes, the ISL12057 responds with an ACK. Then
the ISL12057 transmits Data Bytes as long as the master
responds with an ACK during the SCL cycle following the
eighth bit of each byte. The master terminates the read
operation (issuing a STOP condition) following the last bit of
the last Data Byte (see Figure 11).
The Data Bytes are from the memory location indicated by
an internal pointer. This pointer’s initial value is determined
by the Address Byte in the Read operation instruction, and
increments by one during transmission of each Data Byte.
After reaching the memory location 13h, the pointer “rolls
over” to 00h, and the device continues to output data for
each ACK received.
BYTE
A
C
K
A
C
K
LAST DATA
BYTE
A
C
K
S
O
P
T
June 15, 2009
2
C
FN6755.0

Related parts for isl12057