cs42324 Cirrus Logic, Inc., cs42324 Datasheet - Page 52

no-image

cs42324

Manufacturer Part Number
cs42324
Description
10-in, 6-out, 2 Vrms Audio Codec
Manufacturer
Cirrus Logic, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cs42324-CQZ
Manufacturer:
TI
Quantity:
2 435
Part Number:
cs42324-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
52
6.8
6.8.1
6.8.2
6.8.3
6.9
6.9.1
6.9.2
Reserved
Reserved
7
7
DAC2 Clocking (Address 08h)
ADC Control (Address 0Ah)
DAC2 MCLK Source
This bit selects which MCLK pin provides the clock for DAC2.
DAC2 Serial Port Source
This bit selects which serial port provides the sub clocks for the DAC2.
DAC2 Digital Interface Format (DAC2_DIF)
These bits configure the serial audio interface format for incoming digital audio data on SDIN2.
ADC High-Pass Filter Freeze
The high-pass filter works by continuously subtracting a measure of the DC offset from the output of the
decimation filter. If the ADC_HPFRZ bit is taken high during normal operation, the current value of the DC
offset is frozen and this DC offset will continue to be subtracted from the conversion result. For DC mea-
surements, this bit must be set to ‘1’.
ADC Soft Ramp Control
Soft Ramp allows level changes, both muting and attenuation, to be implemented by incrementally ramp-
ing, in 1/8 dB steps, from the current level to the new level at a rate of 1 dB per 8 left/right clock periods.
00
01
10
11
0
1
0
1
0
1
DAC2_MCLK
ADC_HPFRZ
DAC2_DIF[1:0]
DAC2_SP
DAC2_MCLK
ADC_HPFRZ
6
6
Continuous DC Subtraction
Fixed DC Subtraction
MCLK1
MCLK2
Serial Port 1 (SCLK1/LRCK1)
Serial Port 2 (SCLK2/LRCK2)
Left-Justified, up to 24-bit data
I²S, up to 24-bit data
Right Justified, 16-bit data
Right Justified, 24-bit data
ADC_SOFT
Reserved
5
5
DAC2_SP
Reserved
4
4
DAC2 Serial Audio Interface Format
ADC High-Pass Filter Freeze
DAC2 sub clock source
Reserved
Reserved
DAC2 MCLK source
3
3
AIN_SEL2
Reserved
2
2
DAC2_DIF1
AIN_SEL1
1
1
CS42324
DAC2_DIF0
AIN_SEL0
DS721A6
0
0

Related parts for cs42324