cs4341a Cirrus Logic, Inc., cs4341a Datasheet - Page 13

no-image

cs4341a

Manufacturer Part Number
cs4341a
Description
24-bit, 192 Khz Stereo Dac With Volume Control
Manufacturer
Cirrus Logic, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cs4341a-KS
Quantity:
5 510
Part Number:
cs4341a-KS
Manufacturer:
ON
Quantity:
5 510
Part Number:
cs4341a-KS
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
cs4341a-KSZ
Manufacturer:
CIRRUS
Quantity:
676
Part Number:
cs4341a-KSZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
cs4341aKSZR
Manufacturer:
INF
Quantity:
6 665
DS582F2
3.9.3b
To read from the device, follow the procedure below while adhering to the control port
Switching Specifications.
1) Initiate a START condition to the I
must be 001000. The seventh bit must match the setting of the AD0 pin, and the eighth must
be 1. The eighth bit of the address byte is the R/W bit.
2) After transmitting an acknowledge (ACK), the device will then transmit the contents of
the register pointed to by the MAP. The MAP register will contain the address of the last
register written to the MAP, or the default address (see section 3.9.2) if an I
first operation performed on the device.
3) Once the device has transmitted the contents of the register pointed to by the MAP, issue
an ACK.
4) If the INCR bit is set to 1, the device will continue to transmit the contents of successive
registers. Continue providing a clock and issue an ACK after each byte until all the desired
registers are read, then initiate a STOP condition to the bus.
5) If the INCR bit is set to 0 and further I
essary to initiate a repeated START condition and follow the procedure detailed from step
1. If no further reads from other registers are desired, initiate a STOP condition to the bus.
S D A
S C L
N O TE : If operation is a w rite, this byte contains the M em ory A ddress P ointer, M A P . If
operation is a read, this byte contains the data of the register pointed to by the M A P .
S ta rt
I
2
C Read
0 01 0 00
Figure 7. Control Port Timing, I
AD 0
R /W
A C K
2
C bus followed by the address byte. The upper 6 bits
D AT A
1-8
2
C reads from other registers are desired, it is nec-
N O TE
A C K
2
C Mode
D A TA
1-8
A C K
Stop
CS4341A
2
C read is the
13

Related parts for cs4341a