ltc6992-2-ltc6992-3 Linear Technology Corporation, ltc6992-2-ltc6992-3 Datasheet - Page 19

no-image

ltc6992-2-ltc6992-3

Manufacturer Part Number
ltc6992-2-ltc6992-3
Description
Timerblox Voltage-controlled Pulse Width Modulator Pwm
Manufacturer
Linear Technology Corporation
Datasheet
APPLICATIONS INFORMATION
Basic Operation
The simplest and most accurate method to program the
LTC6992 is to use a single resistor, R
SET and GND pins. The design procedure is a four step
process. After choosing the proper LTC6992 version and
POL bit setting, select the N
the value for the R
Alternatively, Linear Technology offers the easy to use
TimerBlox Designer tool to quickly design any LTC6992
based circuit. Download the free TimerBlox Designer
software at www.linear.com/timerblox.
Step 1: Selecting the POL Bit Setting
Most applications will use POL = 0, resulting in a positive
transfer function. However, some applications may require
a negative transfer function, where increasing V
duces the output duty cycle. For example, if the LTC6992
is used in a feedback loop, POL = 1 may be required to
achieve negative feedback.
Step 2: Selecting the LTC6992 Version
The difference between the LTC6992 versions is observed at
the endpoints of the duty cycle control range. Applications
that require the output to never stop oscillating should use
the LTC6992-2. On the other hand, if the output should be
allowed to rest at GND or V
select the LTC6992-1.
The LTC6992-3 and LTC6992-4 clamp the duty cycle at
only one end of the control range, allowing the output to
stop oscillating at the other extreme. If POL = 1 the clamp
will swap from low duty cycle to high, or vice-versa. Refer
to Table 2 and Figure 4 for assistance in selecting the
proper version.
Step 3: Selecting the N
As explained earlier, the voltage on the DIV pin sets the
DIVCODE which determines both the POL bit and the
N
selected to be within the following range.
DIV
62.5kHz
value. For a given output frequency, N
f
OUT
≤ N
DIV
SET
1MHz
resistor.
f
OUT
DIV
Frequency Divider Value
+
DIV
(0% or 100% duty cycle),
value and then calculate
SET
, between the
DIV
should be
MOD
(1a)
re-
To minimize supply current, choose the lowest N
(generally recommended). For faster start-up or decreased
jitter, choose a higher N
as a guide to select the best N
plication.
With POL already chosen, this completes the selection of
DIVCODE. Use Table 1 to select the proper resistor divider
or V
Step 4: Calculate and Select R
The final step is to calculate the correct value for R
using the following equation.
Select the standard resistor value closest to the calculated
value.
Example: Design a PWM circuit that satisfies the following
requirements:
• f
• Positive V
• Output can reach 100% duty cycle, but not 0%
• Minimum power consumption
Step 1: Selecting the POL Bit Setting
For positive transfer function (duty cycle increases with
V
Step 2: Selecting the LTC6992 Version
To limit the minimum duty cycle, but allow the maximum
duty cycle to reach 100%, choose LTC6992-4. (Note that
if POL = 1 the LTC6992-3 would be the correct choice.)
Step 3: Selecting the N
Choose an N
Equation (1a).
Potential settings for N
the best choice, as it minimizes supply current by us-
MOD
3.125 ≤ N
R
OUT
DIV
SET
), choose POL = 0.
/V
= 20kHz
=
+
LTC6992-1/LTC6992-2/
1MHz • 50k
N
ratio to apply to the DIV pin.
LTC6992-3/LTC6992-4
DIV
MOD
DIV
DIV
• f
≤ 50
to duty cycle response
value that meets the requirements of
OUT
DIV
DIV
DIV
setting. Alternatively, use Table 1
include 4 and 16. N
Frequency Divider Value
DIV
SET
value for the given ap-
DIV
DIV
19
69921234fb
= 4 is
value
(1b)
SET

Related parts for ltc6992-2-ltc6992-3