fs6377 AMI Semiconductor, Inc., fs6377 Datasheet - Page 7

no-image

fs6377

Manufacturer Part Number
fs6377
Description
Fs6377-01g Programmable 3-pll Clock Generator Ic
Manufacturer
AMI Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
fs6377-01C
Quantity:
7 613
Part Number:
fs6377-01G
Manufacturer:
TI
Quantity:
27
Part Number:
fs6377-01G-XTD
Manufacturer:
ON Semiconductor
Quantity:
45
Part Number:
fs6377-01IG-XTD
Manufacturer:
ON Semiconductor
Quantity:
135
Part Number:
fs6377-01IG-XTD
Manufacturer:
Exar
Quantity:
40
FS6377-01x Programmable 3-PLL Clock Generator IC
overwritten to the device after the first sixteen bytes will overflow into the first register, then the second, and so on, in a first-in, first-
overwritten fashion.
5.1.5. Acknowledge
When addressed, the receiving device is required to generate an acknowledge after each byte is received. The master device must
generate an extra clock pulse to coincide with the acknowledge bit. The acknowledging device must pull the SDA line low during the
high period of the master acknowledge clock pulse. Setup and hold times must be taken into account.
The master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been read (clocked)
out of the slave. In this case, the slave must leave the SDA line high to enable the master to generate a STOP condition.
5.2 I
All programmable registers can be accessed randomly or sequentially via this bi-directional two wire digital interface. The device
accepts the following I
5.2.1. Slave Address
After generating a START condition, the bus master broadcasts a seven-bit slave address followed by a R/W bit. The address of the
device is:
where X is controlled by the logic level at the ADDR pin.
The variable ADDR bit allows two different devices to exist on the same bus. Note that every device on an I
address to avoid bus conflicts. The default address sets A2 to one via the pull-up on the ADDR pin.
5.2.2. Random Register Write Procedure
Random write operations allow the master to directly write to any register. To initiate a write procedure, the R/W bit that is transmitted
after the seven-bit device address is a logic-low. This indicates to the addressed slave device that a register address will follow after the
slave device acknowledges its device address. The register address is written into the slave's address pointer. Following an
acknowledge by the slave, the master is allowed to write eight bits of data into the addressed register. A final acknowledge is returned
by the device, and the master generates a STOP condition.
If either a STOP or a repeated START condition occurs during a register write, the data that has been transferred is ignored.
5.2.3. Random Register Read Procedure
Random read operations allow the master to directly read from any register. To perform a read procedure, the R/W bit that is
transmitted after the seven-bit address is a logic-low, as in the register write procedure. This indicates to the addressed slave device
that a register address will follow after the slave device acknowledges its device address. The register address is then written into the
slave's address pointer.
Following an acknowledge by the slave, the master generates a repeated START condition. The repeated START terminates the write
procedure, but not until after the slave's address pointer is set. The slave address is then resent, with the R/W bit set this time to a
logic-high, indicating to the slave that data will be read. The slave will acknowledge the device address, and then transmits the eight-bit
word. The master does not acknowledge the transfer but does generate a STOP condition.
A6
1
AMI Semiconductor
www.amis.com
2
C-bus Operation
A5
0
A4
1
Specifications subject to change without notice
– Oct., 2007 – Rev. 3.0
2
C-bus commands.
A3
1
A2
X
A1
0
A0
0
7
2
C-bus must have a unique
Data Sheet

Related parts for fs6377