m48t35 STMicroelectronics, m48t35 Datasheet - Page 8

no-image

m48t35

Manufacturer Part Number
m48t35
Description
5v, 256 Kbit 32 Kb X 8 Timekeeper Sram
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M48T35
Manufacturer:
ST
0
Part Number:
m48t35-100PC1
Manufacturer:
ST
0
Part Number:
m48t35-100PCI
Manufacturer:
ST
0
Part Number:
m48t35-10MHI
Manufacturer:
ST
0
Part Number:
m48t35-120PC1
Manufacturer:
ST
0
Part Number:
m48t35-70PC1
Manufacturer:
STMicroelectronics
Quantity:
135
Part Number:
m48t35-70PC1
Manufacturer:
STM
Quantity:
1 400
Part Number:
m48t35-70PC1
Manufacturer:
ST
Quantity:
20 000
Part Number:
m48t35-70PC1
Quantity:
203
Part Number:
m48t35AV-10MH1
Manufacturer:
ST
Quantity:
20 000
Part Number:
m48t35AV-10MH1E
Manufacturer:
Vishay
Quantity:
6 853
2
2.1
8/29
Operation modes
As
oscillator of the M48T35/Y are integrated on one silicon chip. The two circuits are
interconnected at the upper eight memory locations to provide user accessible BYTEWIDE
clock information in the bytes with addresses 7FF8h-7FFFh.
The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour
BCD format. Corrections for 28, 29 (leap year - valid until 2100), 30, and 31 day months are
made automatically. Byte 7FF8h is the clock control register. This byte controls user access
to the clock information and also stores the clock calibration setting.
The eight clock bytes are not the actual clock counters themselves; they are memory
locations consisting of BiPORT™ READ/WRITE memory cells. The M48T35/Y includes a
clock control circuit which updates the clock bytes with current information once per second.
The information can be accessed by the user in the same manner as any other location in
the static memory array.
The M48T35/Y also has its own Power-fail Detect circuit. The control circuitry constantly
monitors the single 5V supply for an out of tolerance condition. When V
tolerance, the circuit write protects the SRAM, providing a high degree of data security in the
midst of unpredictable system operation brought on by low V
Battery Back-up Switchover Voltage (V
maintains data and clock operation until valid power returns.
Table 2.
1. See
Note:
Read mode
The M48T35/Y is in the READ Mode whenever W (WRITE Enable) is high and E (Chip
Enable) is low. The unique address specified by the 15 Address Inputs defines which one of
the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins
within Address Access time (t
that the E and G access times are also satisfied.
If the E and G access times are not met, valid data will be available after the latter of the
Chip Enable Access time (t
The state of the eight three-state Data I/O signals is controlled by E and G. If the outputs are
activated before t
Deselect
WRITE
READ
READ
Deselect
Deselect
Mode
Figure 4 on page 7
Table 11 on page 20
Operating modes
X = V
V
SO
AVQV
4.75 to 5.5V
4.5 to 5.5V
to V
IH
or V
V
V
PFD
, the data lines will be driven to an indeterminate state until t
or
SO
CC
shows, the static memory array and the quartz controlled clock
for details.
(1)
IL
(min)
; V
ELQV
SO
AVQV
(1)
) or Output Enable Access time (t
= Battery Back-up Switchover Voltage.
) after the last address input signal is stable, providing
V
V
V
V
SO
E
X
X
IH
IL
IL
IL
), the control circuitry connects the battery which
V
V
G
X
X
X
X
IH
IL
V
V
V
W
X
X
X
IH
IH
IL
CC
DQ0-DQ7
. As V
High Z
High Z
High Z
High Z
D
D
OUT
GLQV
IN
CC
).
CC
falls below the
Battery Back-up
CMOS Standby
is out of
Standby
Power
Active
Active
Active
Mode
AVQV
.

Related parts for m48t35