tda8023 NXP Semiconductors, tda8023 Datasheet - Page 9

no-image

tda8023

Manufacturer Part Number
tda8023
Description
Tda8023 Low Power Ic Card Interface
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
tda8023TT
Manufacturer:
CML
Quantity:
2
Part Number:
tda8023TT
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
tda8023TT/C1
Manufacturer:
ST
0
Part Number:
tda8023TT/C1118
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
TDA8023_1
Product data sheet
8.3.4 Device addressing
Within the I
mode (400 kHz clock rate) are defined. The TDA8023 operates in both Fast-speed and
Standard modes.
By definition, a device that sends a signal is called a transmitter and a device that receives
the signal is called a receiver. The device that controls the signal is called the master. The
devices that are controlled by the master are called slaves.
Each byte is followed by one acknowledge bit. This acknowledge bit is a HIGH level, put
on the bus by the transmitter. The master generates an extra acknowledge-related clock
pulse. The slave receiver that is addressed is obliged to generate an acknowledge after
the reception of each byte.
The master receiver must generate an acknowledge after the reception of each byte that
has been clocked out of the slave transmitter.
The device that acknowledges has to pull down the SDA line during the acknowledge
clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the
acknowledge-related clock pulse.
Set-up and hold times must be taken into account. A master receiver must signal an end
of data to the slave transmitter by not generating an acknowledge on the last byte that has
been clocked out of the slave. In this event, the transmitter must leave the data line HIGH
to enable the master generation of the STOP condition.
Each TDA8023 has 2 different addresses, one for each of its two registers.
Two TDA8023s may be used in parallel due to the address selection pin SAD0. Pin SAD0
is externally hardwired to pin V
b2: HIGH sets bit b2 to logic 1, LOW resets b2 to logic 0.
Address bit b1 selects Register 0 or Register 1.
Address bit b0 defines Read or Write operation: 1 means Read, 0 means Write.
The addresses for the TDA8023 are shown in
Table 4.
Table 5.
b7
0
Pin SAD0
L
H
Device addressing
I
2
2
b6
1
C-bus specifications, a Standard mode (100 kHz clock rate) and a Fast-speed
C-bus addresses for write mode
b5
0
Rev. 01 — 16 July 2007
Register 0
40h
44h
DD
or pin GND. The voltage on pin SAD0 sets address bit
b4
0
b3
0
Table 4
and
b2
SAD0
Table
Low power IC card interface
Register 1
42h
46h
5.
b1
0/1
TDA8023
© NXP B.V. 2007. All rights reserved.
b0
R/W
9 of 32

Related parts for tda8023