pca9575 NXP Semiconductors, pca9575 Datasheet - Page 20

no-image

pca9575

Manufacturer Part Number
pca9575
Description
16-bit I2c-bus And Smbus, Level Translating, Low Voltage Gpio With Reset And Interrupt
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pca9575HF
Manufacturer:
NXP
Quantity:
6 840
Part Number:
pca9575HF
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575HF,118
Manufacturer:
MAX
Quantity:
67
Part Number:
pca9575HF,118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW1118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 500
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 646
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 646
Part Number:
pca9575PW2
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW2
0
Company:
Part Number:
pca9575PW2
Quantity:
20 000
NXP Semiconductors
8. Characteristics of the I
PCA9575_1
Product data sheet
8.1.1 START and STOP conditions
8.1 Bit transfer
8.2 System configuration
The I
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
Fig 9.
Fig 10. Definition of START and STOP conditions
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
SDA
SCL
Bit transfer
START condition
2
SDA
SCL
Figure
C-bus
S
Rev. 01 — 2 October 2008
16-bit I
10).
2
C-bus and SMBus, level translating, low voltage GPIO
Figure
data valid
data line
stable;
11).
Figure
allowed
change
of data
9).
STOP condition
mba607
P
PCA9575
© NXP B.V. 2008. All rights reserved.
mba608
SDA
SCL
20 of 37

Related parts for pca9575