ade7953 Analog Devices, Inc., ade7953 Datasheet - Page 55

no-image

ade7953

Manufacturer Part Number
ade7953
Description
Single Phase, Multifunction Metering Ic With Neutral Current Measurement Ade7953
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ade7953ACPZ
Manufacturer:
Samsung
Quantity:
7 040
Part Number:
ade7953ACPZ
Manufacturer:
ADI
Quantity:
207
Part Number:
ade7953ACPZ
Manufacturer:
ADI
Quantity:
1 263
Part Number:
ade7953ACPZ
Manufacturer:
AD
Quantity:
1 960
Part Number:
ade7953ACPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ade7953ACPZ
Quantity:
15 000
Company:
Part Number:
ade7953ACPZ
Quantity:
44
Part Number:
ade7953ACPZ-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
UART Read
A read from the ADE7953 via the UART interface is initiated by
the master sending a packet of three frames. If the first frame
has the value 0x35, a read is being issued. The second and third
frames contain the address of the register being accessed. When
the ADE7953 receives a legal packet, it decodes the command
(see Figure 73).
The frame time is 2.08 ms. A frame-to-frame delay (t
max provides a 50% buffer on the frame time without needlessly
slowing the communication. When the read packet is decoded,
the ADE7953 sends the data from the selected register out on the
Tx pin (see F4 and F5 in Figure 73). This occurs approximately
0.1 ms after the complete frame is received. This data can be 1,
2, 3, or 4 bytes long, depending on the size of the register that is
being accessed. The register data is sent LSB first. After the last
frame of register data is sent from the ADE7953, a packet-to-
packet delay (t
data on the Rx pin is accepted. This packet-to-packet timeout
ensures that no overlap is possible.
2
) of 6 ms min is required before any incoming
Rx
Rx
Tx
Tx
READ/
WRITE
READ/
WRITE
F1
F1
t
t
1
1
ADDRESS
ADDRESS
MSB
MSB
F2
F2
t
t
1
1
1
) of 4 ms
ADDRESS
ADDRESS
LSB
LSB
F3
F3
Figure 74. UART Write
Figure 73. UART Read
Rev. 0 | Page 55 of 68
t
t
1
1
DATA
DATA
LSB
LSB
F4
F4
t
t
1
1
UART Write
A write to the ADE7953 via the UART interface is initiated by
the master sending a packet of three frames. If the first frame
has the value 0xCA, a write is being issued. The second and
third frames contain the address of the register being accessed.
The next two frames contain the data to be written. When the
ADE7953 receives a legal packet, it decodes the command as
follows:
After the last frame of data is received on the Rx pin, a wait
period of t
is treated as a new packet. This operation is shown in Figure 74.
DATA
DATA
MSB
MSB
F5
F5
If the number of frames obtained after the initial packet is
the same as the size of the register specified by F2 and F3, the
packet is legal and the corresponding register is written.
If the number of frames does not equal the size of the
specified register, the command is illegal and no further
action is taken.
2
t
t
is required before any incoming data on the Rx pin
2
2
WRITE
WRITE
READ/
READ/
F1
F1
t
t
1
1
ADDRESS
ADDRESS
MSB
MSB
F2
F2
ADE7953

Related parts for ade7953