sc18is602b NXP Semiconductors, sc18is602b Datasheet - Page 11

no-image

sc18is602b

Manufacturer Part Number
sc18is602b
Description
I2c-bus To Spi Bridge
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sc18is602bIPW
Manufacturer:
NXP
Quantity:
2 956
Part Number:
sc18is602bIPW
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
sc18is602bIPW,112
Manufacturer:
NXP
Quantity:
463
Part Number:
sc18is602bIPW,128
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
SC18IS602B
Product data sheet
7.1.11.2 Open-drain output configuration
pulled LOW by an external device, the weak pull-up turns off, and only the very weak
pull-up remains on. In order to pull the pin LOW under these conditions, the external
device has to sink enough current to overpower the weak pull-up and pull the pin below its
input threshold voltage.
The third pull-up is referred to as the ‘strong’ pull-up. This pull-up is used to speed up
LOW-to-HIGH transitions on a quasi-bidirectional pin when the port latch changes from a
logic 0 to a logic 1. When this occurs, the strong pull-up turns on for two CPU clocks
quickly pulling the pin HIGH.
The quasi-bidirectional pin configuration is shown in
Although the SC18IS602B is a 3 V device, most of the pins are 5 V tolerant. If 5 V is
applied to a pin configured in quasi-bidirectional mode, there will be a current flowing from
the pin to V
configured in quasi-bidirectional mode is discouraged.
A quasi-bidirectional pin has a Schmitt-triggered input that also has a glitch suppression
circuit.
The open-drain output configuration turns off all pull-ups and only drives the pull-down
transistor of the pin when the port latch contains a logic 0. To be used as a logic output, a
pin configured in this manner must have an external pull-up, typically a resistor tied to
V
The open-drain pin configuration is shown in
An open-drain pin has a Schmitt-triggered input that also has a glitch suppression circuit.
Fig 15. Quasi-bidirectional output configuration
DD
. The pull-down for this mode is the same as for the quasi-bidirectional mode.
pin latch data
DD
causing extra power consumption. Therefore, applying 5 V to pins
All information provided in this document is subject to legal disclaimers.
Rev. 5 — 3 August 2010
2 SYSTEM
CYCLES
CLOCK
input data
Figure
P
V
SS
strong
16.
Figure
P
very
weak
15.
SC18IS602B
P
glitch rejection
I
2
C-bus to SPI bridge
weak
© NXP B.V. 2010. All rights reserved.
V
DD
002aac548
GPIO pin
11 of 25

Related parts for sc18is602b