hip9011 Intersil Corporation, hip9011 Datasheet - Page 10

no-image

hip9011

Manufacturer Part Number
hip9011
Description
Engine Knock Signal Processor
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HIP9011
Manufacturer:
HAR
Quantity:
8
Part Number:
HIP9011
Manufacturer:
CISCO
Quantity:
172
Part Number:
HIP9011
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
hip9011AB
Manufacturer:
INTERSIL
Quantity:
20 478
Part Number:
hip9011AB
Manufacturer:
INTERSIL
Quantity:
19 565
Part Number:
hip9011AB
Manufacturer:
INTERSIL
Quantity:
1 000
Part Number:
hip9011AB
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
hip9011ABR4818
Manufacturer:
INTERSIL
Quantity:
7 306
Part Number:
hip9011ABT
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
hip9011ABZ
Manufacturer:
HAR
Quantity:
20 000
Part Number:
hip9011ABZT
Manufacturer:
INTERSIL
Quantity:
20 000
The Digital SPI Block diagram in Figure 5 shows the
programming flow of the chip. An eight bit word is received at
the SI port. Data is shifted in by the SCK clock when the chip
is enable by the CS pin. The word is decoded by the address
decoding circuit, and the information is directed to one of 5
registers. These registers control the following chip functions:
A crystal oscillator circuit is provided. The chip requires at
minimum a 4MHz crystal to be connected across OSCIN and
OSCOUT pins. An external 4MHz signal may also be
provided to the OSCIN Terminal Pin 9.
1. Band Pass Filter frequency.
2. Gain control or attenuation.
3. Integration time constant of the rectified BPF output.
4. Prescaler.
5. Test/Channel Select.
a) Test conditions of the part.
b) Channel select to one of two input amplifiers.
SI
SCK
CS
10
ADDRESS DECODER
FIGURE 5. PROGRAMMABLE REGISTERS AND STATE MACHINE
PRESCALER/SO TERMINAL STATUS
TEST/CHANNEL SELECT CONTROL
INTEGRATOR TIME CONSTANT
BANDPASS FILTER
GAIN CONTROL
HIP9011
In the diagnostic mode, we can use the digital multiplexer to
output one of the following results through the SO pin (11):
A digital SPI filter is located in the SPI Block which provides
a pseudo noise immunity characteristic.
The digital SPI filter operation requires that the SCK be low
prior to the fall of CS, followed by 8 SCK pulses (low-high-
low transitions). With the SCK ending the pulse sequence in
a logic low condition, the transition of CS from a low to high
transition will cause the data-word in the SPI Buffer to be
loaded into the proper addressed programmable register.
During the Integration mode, INT/HOLD pin is high, any
single SPI byte that is entered will be acted upon if the
conditions of the digital SPI filter are met. The digital SPI
filter allows for only 8 bits per word to be accepted.
1. Value of one of the five registers in the chip
2. Buffered value of the SI pin (12).
3. Value of an internal comparator used to rectify the analog
signal
COMP OUT
TEST
SI
SO
January 6, 2006
FN4367.2

Related parts for hip9011