ncn6000 ON Semiconductor, ncn6000 Datasheet - Page 25

no-image

ncn6000

Manufacturer Part Number
ncn6000
Description
Compact Smart Card Interface Ic
Manufacturer
ON Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ncn6000DTBG
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
ncn6000DTBR2
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
ncn6000DTBR2
Quantity:
6 000
Part Number:
ncn6000DTBR2G
Manufacturer:
ON/安森美
Quantity:
20 000
Clock Divider
threefold:
the microprocessor to get the Duty Cycle window as defined
by the ISO7816−3 specification.
the programming functions when both PGM and CS are
card ISO7816−3 specification, the divider is synchronized
by the last flip flop, thus yielding a constant 50% duty cycle,
whatever be the divider ratio. Consequently, the output
The main purpose of the built−in clock generator is
In addition, the NCN6000 adjusts the signal coming from
The logic input pins A0, A1, PGM, I/O and RESET fulfill
In order to avoid any duty cycle out of the frequency smart
1. Adapts the voltage level shifter to cope with the
2. Provides a frequency division to adapt the Smart
3. Controls the clock state according to the smart card
different voltages that might exist between the MPU
and the Smart Card.
Card operating frequency from the external clock
source.
specification.
CLOCK_IN
RESET
PGM
CS
I/O
A0
A1
Figure 24. Simplified Frequency Divider and Programming Functions
1
2
1
2
+3.0 V
+5.0 V
3
3
http://onsemi.com
3
3
NCN6000
Programming
Clock & V
25
Block
Low. The clock input stage (CLOCK_IN) can handle a
40 MHz frequency maximum, the divider being capable to
provide a 1:8 ratio. Of course, the ratio must be defined by
the engineer to cope with the Smart Card considered in a
given application and, in any case, the output clock
[CRD_CLK] shall be limited to 20 MHz maximum signal.
In order to maximize the CLOCK_IN bandwidth, this pin
has no Schmitt trigger input. The simple associated CMOS
has a Vbat/2 threshold level. In order to minimize the dI/dt
and dV/dV developed in the CRD_CLK line, the peak
current as been internally limited to 30 mA peak (typical @
CRD_VCC = 5.0 V), hence limited the rise and fall time to
10 ns typical. Consequently, the NCN6000 fulfills the
ISO7816 specification up to 10 MHz maximum, but can be
used up to 20 MHz when the final application operates in a
limited ambient temperature range.
CRD_CLK frequency division can be delayed by eight
CLOCK_IN pulses and the microcontroller software must
take this delay into account prior to launch a new data
transaction.
CC
Level Shifter
& Control
CRD_CLK
CRD_V
CC

Related parts for ncn6000