w83977tf Winbond Electronics Corp America, w83977tf Datasheet - Page 62

no-image

w83977tf

Manufacturer Part Number
w83977tf
Description
Winbond I/o
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83977TF
Manufacturer:
Supertex
Quantity:
18 260
Part Number:
w83977tf-A
Manufacturer:
Winbond
Quantity:
17
Part Number:
w83977tf-A
Manufacturer:
WB
Quantity:
589
Part Number:
w83977tf-A
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w83977tf-A
Manufacturer:
WB
Quantity:
1 000
Part Number:
w83977tf-AW
Manufacturer:
Winbond
Quantity:
38
Part Number:
w83977tf-AW
Manufacturer:
TOSHIBA
Quantity:
205
Part Number:
w83977tf-AW
Manufacturer:
WB
Quantity:
1 000
Part Number:
w83977tf-AW
Manufacturer:
WINBOND/华邦
Quantity:
20 000
The contents of DB0-DB7 are buffered (non-inverting) and output to ports PD0-PD7 during a write
operation. The leading edge of IOW
trailing edge of IOW latches the data for the duration of the EPP write cycle.
PD0-PD7 ports are read during a read operation. The leading edge of IOR causes an EPP address
read cycle to be performed and the data to be output to the host CPU.
5.2.5 EPP Data Port 0-3
These four registers are available only in EPP mode. Bit definitions of each data port are as follows:
When accesses are made to any EPP data port, the contents of DB0-DB7 are buffered (non-
inverting) and output to the ports PD0-PD7 during a write operation. The leading edge of IOW causes
an EPP data write cycle to be performed, and the trailing edge of IOW latches the data for the
duration of the EPP write cycle.
During a read operation, ports PD0-PD7 are read, and the leading edge of IOR causes an EPP read
cycle to be performed and the data to be output to the host CPU.
5.2.6 Bit Map of Parallel Port and EPP Registers
Data Port (R/W)
Status Buffer (Read)
Control Swapper (Read)
Control Latch (Write)
EPP Address Port R/W)
EPP Data Port 0 (R/W)
EPP Data Port 1 (R/W)
REGISTER
BUSY
PD7
PD7
PD7
PD7
7
1
1
7
ACK
PD6
PD6
PD6
PD6
6
1
1
6
c
auses an EPP address write cycle to be performed, and the
DIR
5
PD
PE
PD
PD
PD
5
5
1
5
5
5
4
IRQEN
SLCT
- 53 -
PD4
PD4
PD4
PD4
IRQ
3
4
2
ERROR
1
SLIN
SLIN
PD3
PD3
PD3
PD3
3
0
Publication Release Date: March 1998
PD0
PD1
PD2
PD3
PD4
PD5
PD6
PD7
INIT
INIT
PD2
PD2
PD2
PD2
2
1
AUTOFD
AUTOFD
W83977TF
PRELIMINARY
PD1
PD1
PD1
PD1
1
1
Revision 0.62
STROBE
STROBE
TMOUT
PD0
PD0
PD0
PD0
0

Related parts for w83977tf