cat34c02 Catalyst Semiconductor, cat34c02 Datasheet - Page 4

no-image

cat34c02

Manufacturer Part Number
cat34c02
Description
2-kb I?c Eeprom For Ddr2 Dimm Serial Presence Detect
Manufacturer
Catalyst Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cat34c02HU3I-GT4
Manufacturer:
ON Semiconductor
Quantity:
6 050
Part Number:
cat34c02HU4I-GT4
Manufacturer:
ONSemiconduc
Quantity:
117
Part Number:
cat34c02PI
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
cat34c02VP2I-GT4
Manufacturer:
ON Semiconductor
Quantity:
83 445
Part Number:
cat34c02VP2I-GT4
Manufacturer:
ON Semiconductor
Quantity:
3 000
Part Number:
cat34c02VP2I-GT4
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
cat34c02VP2I-TE7
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
cat34c02YI-26654-GT5
Manufacturer:
SHARP
Quantity:
3 500
Part Number:
cat34c02YI-26654-GT5
Manufacturer:
Catalyst
Quantity:
10 000
Part Number:
cat34c02YI-GT3
Manufacturer:
CATALYST
Quantity:
20 000
Company:
Part Number:
cat34c02YI-GT5
Quantity:
200
Company:
Part Number:
cat34c02YI-GT5A
Quantity:
80 000
POWER-ON RESET (POR)
The CAT34C02 incorporates Power-On Reset (POR)
circuitry which protects the internal logic against
powering up in the wrong state.
The CAT34C02 will power up into Standby mode after
V
down into Reset mode when V
trigger level. This bi-directional POR feature protects
the device against ‘brown-out’ failure following a
temporary loss of power.
PIN DESCRIPTION
SCL: The Serial Clock input pin accepts the Serial Clock
generated by the Master.
SDA: The Serial Data I/O pin receives input data and
transmits data stored in EEPROM. In transmit mode, this
pin is open drain. Data is acquired on the positive edge,
and is delivered on the negative edge of SCL.
A
dress. These pins have on-chip pull-down resistors.
WP: The Write Protect input pin inhibits all write op-
erations, when pulled HIGH. This pin has an on-chip
pull-down resistor.
FUNCTIONAL DESCRIPTION
The CAT34C02 supports the Inter-Integrated Circuit (I
Bus data transmission protocol, which defines a device
that sends data to the bus as a transmitter and a device
receiving data as a receiver. Data flow is controlled by
a Master device, which generates the serial clock and
all START and STOP conditions. The CAT34C02 acts
as a Slave device. Master and Slave alternate as either
transmitter or receiver. Up to 8 devices may be connected
to the bus as determined by the device address inputs
A
Doc. No. MD-1095, Rev. K
CAT34C02
CC
0
0
, A
, A
exceeds the POR trigger level and will power
1
1
, and A
and A
2
2
: The Address pins accept the device ad-
.
CC
drops below the POR
2
C)
4
I
The I
two wires are connected to the V
resistors. Master and Slave devices connect to the 2-
wire bus via their respective SCL and SDA pins. The
transmitting device pulls down the SDA line to ‘transmit’
a ‘0’ and releases it to ‘transmit’ a ‘1’.
Data transfer may be initiated only when the bus is not
busy (see A.C. Characteristics).
During data transfer, the SDA line must remain stable
while the SCL line is HIGH. An SDA transition while
SCL is HIGH will be interpreted as a START or STOP
condition (Figure 1).
START
The START condition precedes all commands. It consists
of a HIGH to LOW transition on SDA while SCL is HIGH.
The STARTacts as a ‘wake-up’call to all receivers.Absent
a START, a Slave will not respond to commands.
STOP
The STOP condition completes all commands. It consists
of a LOW to HIGH transition on SDA while SCL is HIGH.
The STOP starts the internal Write cycle (when follow-
ing a Write command) or sends the Slave into standby
mode (when following a Read command).
Device Addressing
The Master initiates data transfer by creating a START
condition on the bus. The Master then broadcasts an
8-bit serial Slave address. The first 4 bits of the Slave
address are set to 1010, for normal Read/Write opera-
tions (Figure 2). The next 3 bits, A
one of 8 possible Slave devices. The last bit, R/W,
specifies whether a Read (1) or Write (0) operation is
to be performed.
Acknowledge
After processing the Slave address, the Slave responds
with an acknowledge (ACK) by pulling down the SDA
line during the 9
also acknowledge the byte address and every data
byte presented in Write mode. In Read mode the Slave
shifts out a data byte, and then releases the SDA line
during the 9
the data, then the Slave continues transmitting. The
Master terminates the session by not acknowledging
the last data byte (NoACK) and by sending a STOP to
the Slave. Bus timing is illustrated in Figure 4.
2
C BUS PROTOCOL
2
C bus consists of two ‘wires’, SCL and SDA. The
th
clock cycle. If the Master acknowledges
th
clock cycle (Figure 3). The Slave will
Characteristics subject to change without notice
CC
2
, A
© Catalyst Semiconductor, Inc.
supply via pull-up
1
and A
0
, select

Related parts for cat34c02