l6562atn STMicroelectronics, l6562atn Datasheet - Page 4

no-image

l6562atn

Manufacturer Part Number
l6562atn
Description
Pfc Controllers
Manufacturer
STMicroelectronics
Datasheet
Pin settings
2
2.1
2.2
4/25
Pin settings
Pin connection
Figure 2.
Pin description
Table 2.
Pin N°
1
2
3
4
5
6
7
8
COMP
Name
MULT
GND
ZCD
INV
Vcc
Pin connection (top view)
Pin description
GD
CS
Inverting input of the error amplifier. The information on the output voltage of
the PFC pre-regulator is fed into this pin through a resistor divider. The pin
doubles as an ON/OFF control input.
Output of the error amplifier. A compensation network is placed between this
pin and INV to achieve stability of the voltage control loop and ensure high
power factor and low THD.
Main input to the multiplier. This pin is connected to the rectified mains
voltage via a resistor divider and provides the sinusoidal reference to the
current loop.
Input to the PWM comparator. The current flowing in the MOSFET is sensed
through a resistor, the resulting voltage is applied to this pin and compared
with an internal sinusoidal-shaped reference, generated by the multiplier, to
determine MOSFET’s turn-off. The pin is equipped with 200 ns leading-edge
blanking for improved noise immunity.
Boost inductor’s demagnetization sensing input for transition-mode
operation. A negative-going edge triggers MOSFET’s turn-on.
Ground. Current return for both the signal part of the IC and the gate driver.
Gate driver output. The totem pole output stage is able to drive power
MOSFET’s and IGBT’s with a peak current of 600 mA source and 800 mA
sink. The high-level voltage of this pin is clamped at about 12 V to avoid
excessive gate voltages in case the pin is supplied with a high Vcc.
Supply voltage of both the signal part of the IC and the gate driver. The
supply voltage upper limit is extended to 22 V min. to provide more
headroom for supply voltage changes.
COMP
MULT
INV
CS
1
2
3
4
Description
8
7
6
5
Vcc
GD
GND
ZCD
L6562AT

Related parts for l6562atn