W83193R Winbond Electronics Corp America, W83193R Datasheet - Page 16

no-image

W83193R

Manufacturer Part Number
W83193R
Description
Description = 83.3MHz/100MHz Intel Lx/ex Clock Gen. ;; Package = Ssop 48
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83193R-04
Manufacturer:
WINBOND/华邦
Quantity:
20 000
10.0 POWER MANAGEMENT TIMING
10.1 CPU_STOP# Timing Diagram ( synchronous )
For synchronous Chipset, CPU_STOP# pin is a synchronous “ active low ” input pin used to stop the
CPU clocks for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while
the CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume
output with full pulse width. In this case, CPU ?locks on latency“ is less than 2 CPU clocks and
?locks off latency” is less then 2 CPU clocks.
10.2 PCI_STOP# Timing Diagram ( synchronous )
For synchronous Chipset, PCI_STOP# pin is a synchronous ?ctive low” input pin used to stop the
PCICLK [0:5] for low power operation. This pin is asserted synchronously by the external control
logic at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run
while the PCI clocks are stopped.
resume output with full pulse width. In this case, PCI ?locks on latency“ is less than 1 PCI clocks
and ?locks off latency” is less then 1 PCI clocks.
CPUCLK[0:3]
CPU_STOP#
PCI_STOP#
PCICLK[0:5]
PCICLK_F
PCICLK_F
CPUCLK
CPUCLK
(Internal)
(Internal)
(Internal)
(Internal)
PCICLK
PCICLK
SDRAM
- 16 -
1
1
The PCI clocks will always be stopped in a low state and
2
2
1
1
Publication Release Date: Nov. 1998
2
2
Revision 1.0

Related parts for W83193R