m37516e6hp Renesas Electronics Corporation., m37516e6hp Datasheet - Page 33

no-image

m37516e6hp

Manufacturer Part Number
m37516e6hp
Description
Single-chip 8-bit Cmos Microcomputer
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M37516E6HP
Manufacturer:
MITSUBIS
Quantity:
720
Part Number:
M37516E6HP
Manufacturer:
MITSUBISHI
Quantity:
323
Part Number:
M37516E6HP
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
7516 Group
[I
The I
control, SCL mode and SCL frequency.
•Bits 0 to 4: SCL frequency control bits (CCR0–CCR4)
These bits control the SCL frequency. Refer to Table 8.
•Bit 5: SCL mode specification bit (FAST MODE)
This bit specifies the SCL mode. When this bit is set to “0,” the
standard clock mode is selected. When the bit is set to “1,” the
high-speed clock mode is selected.
When connecting the bus of the high-speed mode I
dard (maximum 400 kbits/s), use 8 MHz or more oscillation
frequency f(X
•Bit 6: ACK bit (ACK BIT)
This bit sets the SDA status when an ACK clock is generated.
When this bit is set to “0,” the ACK return mode is selected and
SDA goes to “L” at the occurrence of an ACK clock. When the bit
is set to “1,” the ACK non-return mode is selected. The SDA is
held in the “H” status at the occurrence of an ACK clock.
However, when the slave address agree with the address data in
the reception of address data at ACK BIT = “0,” the SDA is auto-
matically made “L” (ACK is returned). If there is a disagreement
between the slave address and the address data, the SDA is auto-
matically made “H” (ACK is not returned).
•Bit 7: ACK clock bit (ACK)
This bit specifies the mode of acknowledgment which is an ac-
knowledgment response of data transfer. When this bit is set to
“0,” the no ACK clock mode is selected. In this case, no ACK clock
occurs after data transmission. When the bit is set to “1,” the ACK
clock mode is selected and the master generates an ACK clock
each completion of each 1-byte data transfer. The device for
transmitting address data and control data releases the SDA at
the occurrence of an ACK clock (makes SDA “H”) and receives the
ACK bit generated by the data receiving device.
Note: Do not write data into the I
Rev.1.01
ACK clock: Clock for acknowledgment
2
C Clock Control Register (S2)] 002F
2
data is written during transfer, the I
that data cannot be transferred normally.
C clock control register (address 002F
Jul 01, 2003
IN
) and 2 division clock.
2
page 31 of 89
C clock control register during transfer. If
2
C clock generator is reset, so
16
) is used to set ACK
2
C bus stan-
16
Fig. 29 Structure of I
Table 8 Set values of I
Notes 1: Duty of S
CCR4
0
0
0
0
0
0
0
1
1
1
b7
A C K
Setting value of
CCR3
2: Each value of S
3: The data formula of S
A C K
CCR4–CCR0
B I T
0
0
0
0
0
0
0
1
1
1
only when the high-speed clock mode is selected and CCR value
= 5 (400 kHz, at
from –4 to +2 machine cycles in the standard clock mode, and
fluctuates from –2 to +2 machine cycles in the high-speed clock
mode. In the case of negative fluctuation, the frequency does not
increase because “L” duration is extended instead of “H” duration
reduction.
These are value when S
nous function is not performed. CCR value is the decimal
notation value of the S
more. When using these setting value, use
Do not set 0 to 2 as CCR value regardless of
Set 100 kHz (max.) in the standard clock mode and 400 kHz
(max.) in the high-speed clock mode to the S
ting the S
/(8
/(4
/(2
M O D E
F A S T
frequency
CCR2
0
0
0
0
1
1
1
1
1
1
CCR value) Standard clock mode
CCR value) High-speed clock mode (CCR value
CCR value) High-speed clock mode (CCR value = 5)
C C R 4 C C R 3 C C R 2 C C R 1 C C R 0
CCR1
CL
CL
0
0
1
1
0
0
1
0
1
1
clock output is 50 %. The duty becomes 35 to 45 %
frequency control bits CCR4 to CCR0.
2
CCR0
C clock control register
CL
0
1
0
1
0
1
0
1
0
1
= 4 MHz). “H” duration of the clock fluctuates
frequency exceeds the limit at
2
C clock control register and SCL
CL
CL
Setting disabled
Setting disabled
Setting disabled
500/CCR value
Standard clock
CL
frequency is described below:
frequency control bits CCR4 to CCR0.
– (Note 2)
– (Note 2)
clock synchronization by the synchro-
(Note 3)
b0
(at
mode
SCL frequency (Note 1)
17.2
16.6
16.1
83.3
100
I
(S2 : address 002F
S
Refer to Table 8.
S
ACK bit
A C K c l o c k b i t
= 4 MHz, unit : kHz)
2
C clock control register
CL
CL
frequency control bits
mode specification bit
0 : Standard clock mode
1 : High-speed clock
0 : ACK is returned.
1 : ACK is not
0 : N o A C K c l o c k
1 : A C K c l o c k
t
d
High-speed clock
1000/CCR value
Setting disabled
Setting disabled
Setting disabled
CL
of 4 MHz or less.
d
400 (Note 3)
frequency.
frequency by set-
(Note 3)
mode
34.5
33.3
32.3
333
250
166
= 4 MHz or
16
)
5)

Related parts for m37516e6hp