km416s8030bn Samsung Semiconductor, Inc., km416s8030bn Datasheet - Page 7

no-image

km416s8030bn

Manufacturer Part Number
km416s8030bn
Description
128mb Sdram Shrink Tsop 16bit Banks Synchronous Dram Lvttl
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
KM416S8030BN
AC OPERATING TEST CONDITIONS
Notes :
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
AC input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall time
Output timing measurement reference level
Output load condition
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
Last data in to row precharge
Last data in to Active delay
Last data in to new col. address delay
Last data in to burst stop
Col. address to col. address delay
Number of valid output data
Output
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. tRDL=1CLK and tDAL=1CLK+20ns is also supported .
(Fig. 1) DC output load circuit
and then rounding off to the next higher integer.
SAMSUNG recommends tRDL=2CLK and tDAL=2CLK + 20ns.
870
Parameter
Parameter
3.3V
1200
50pF
CAS latency=3
CAS latency=2
V
V
OH
OL
t
t
t
t
t
t
t
t
t
RAS
Symbol
RRD
RCD
t
RAS
t
CCD
RDL
DAL
CDL
BDL
(DC) = 0.4V, I
(DC) = 2.4V, I
RP
RC
(V
DD
(min)
(min)
(max)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
shrink-TSOP
= 3.3V
OL
OH
0.3V, T
= 2mA
= -2mA
A
-H
= 0 to 70 C)
See Fig. 2
tr/tf = 1/1
2.4/0.4
Value
2 CLK + 20 ns
1.4
1.4
Output
Version
100
20
20
20
50
70
2
1
1
1
2
1
(Fig. 2) AC output load circuit
-L
Z0 = 50
Rev. 0.1 Aug. 1999
CMOS SDRAM
Preliminary
Unit
CLK
CLK
CLK
CLK
ns
ns
ns
ns
us
ns
ea
-
Unit
Vtt = 1.4V
50
ns
50pF
V
V
V
Note
2,5
1
1
1
1
1
5
2
2
3
4

Related parts for km416s8030bn