x4325s8z-4.5a Intersil Corporation, x4325s8z-4.5a Datasheet - Page 18

no-image

x4325s8z-4.5a

Manufacturer Part Number
x4325s8z-4.5a
Description
Cpu Supervisor With 32k Eeprom
Manufacturer
Intersil Corporation
Datasheet
TIMING DIAGRAMS
Bus Timing
WP Pin Timing
Write Cycle Timing
Nonvolatile Write Cycle Timing
Notes: (1) t
SDA OUT
Symbol
t
SDA IN
WC
SCL
the minimum cycle time to be allowed for any nonvolatile write by the user, unless Acknowledge Polling is used.
(1)
SDA
WC
SCL
SDA IN
is the time from a valid stop condition at the end of a write sequence to the end of the self-timed internal nonvolatile write cycle. It is
SCL
t
WP
SU:STA
8th bit of Last Byte
18
t
HD:STA
t
F
Write Cycle Time
START
Parameter
t
SU:DAT
t
SU:WP
t
HIGH
ACK
X4323, X4325
Clk 1
t
LOW
t
Slave Address Byte
HD:DAT
Condition
Min.
Stop
t
R
t
AA
Typ.
t
WC
t
t
5
HD:WP
DH
Clk 9
(1)
Condition
Start
Max.
10
t
BUF
t
SU:STO
Unit
ms
May 25, 2006
FN8122.1

Related parts for x4325s8z-4.5a