x40620 Intersil Corporation, x40620 Datasheet - Page 9

no-image

x40620

Manufacturer Part Number
x40620
Description
Dual Voltage Cpu Supervisor With 64k Serial Eeprom
Manufacturer
Intersil Corporation
Datasheet
X40620
Figure 10. Acknowledge Polling
MEMORY READ OPERATIONS
Memory read operations are initiated in the same
manner as write operations but with a different com-
mand code.
Random Read
The master issues the start condition, then a Read
instruction, then issues the word address. Once the
first byte has been read, another start can be issued
followed by a new 8-bit address. See Figure 11.
Sequential Read
The host can read sequentially within the memory
array after receiving the Read Command and an
address within the address space. The data output is
Figure 11. Random Read
Figure 12. Sequential Read
SDA
SDA
SDA
SCL
S
S
Command
Command
Read
Read
8th CLK
‘ACK’
‘ACK’
CLK
Condition
Start
sequential, with the data from address n followed by
the data from n+1. The address counter for read oper-
ations increments all address bits, allowing the entire
memory array contents to be serially read during one
operation. At the end of the address space (address
1FFFh) the device goes into an idle state and a new
read sequence must be initiated to continue reading at
another address. Refer to Figure 12 for the address,
acknowledge and data transfer sequence. An acknowl-
edge must follow each 8-bit data transfer. After the last
bit has been read, the host sends a stop condition with
or without a preceding acknowledge.
Data 0
Data 0
S
Characteristics subject to change without notice.
8th Bit
CLK
8th
Data X
‘ACK’
no ACK
Data 0
ACK or
CLK
S
S
9 of 17

Related parts for x40620