ak4113 AKM Semiconductor, Inc., ak4113 Datasheet - Page 36

no-image

ak4113

Manufacturer Part Number
ak4113
Description
192khz 24bit Dir With 6 1 Selector
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak4113VF
Manufacturer:
AKM
Quantity:
20 000
Company:
Part Number:
ak4113VF
Quantity:
1 900
Part Number:
ak4113VF-E2
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak4113VFP-E2
Manufacturer:
AKM Semiconductor Inc
Quantity:
1 877
ASAHI KASEI
2-3. READ Operations
Set R/W bit = “1” for the READ operation of AK4113.
After transmission of a data, the master can read next address’s data by generating the acknowledge instead of
terminating the write cycle after the receipt the first data word. After the receipt of each data, the internal 5bits address
counter is incremented by one, and the next data is taken into next address automatically. If the address exceed 1CH prior
to generating the stop condition, the address counter will “roll over” to 00H and the previous data will be overwritten.
The AK4113 supports two basic read operations: CURRENT ADDRESS READ and RANDOM READ.
2-3-1. CURRENT ADDRESS READ
The AK4113 contains an internal address counter that maintains the address of the last word accessed, incremented by
one. Therefore, if the last access (either a read or write) was to address n, the next CURRENT READ operation would
access data from the address n+1.
After receipt of the slave address with R/W bit set to “1”, the AK4113 generates an acknowledge, transmits 1byte data
which address is set by the internal address counter and increments the internal address counter by 1. If the master does
not generate an acknowledge to the data but generate the stop condition, the AK4113 discontinues transmission
2-3-2. RANDOM READ
Random read operation allows the master to access any memory location at random. Prior to issuing the slave address
with the R/W bit set to “1”, the master must first perform a “dummy” write operation.
The master issues the start condition, slave address(R/W bit =“0”) and then the register address to read. After the register
address’s acknowledge, the master immediately reissues the start condition and the slave address with the R/W bit set to
“1”. Then the AK4113 generates an acknowledge, 1byte data and increments the internal address counter by 1. If the
master does not generate an acknowledge to the data but generate the stop condition, the AK4113 discontinues
transmission.
MS0349-E-02
SDA
SDA
S
T
A
R
T
S
S
T
A
R
T
S
Slave
Address
Slave
Address
A
C
K
A
C
K
Figure 39. CURRENT ADDRESS READ
Word
Address(n)
Data(n)
Figure 40. RANDOM READ
A
C
K
A
C
K
S
T
A
R
T
S
Data(n+1)
Slave
Address
- 36 -
A
C
K
A
C
K
Data(n+2)
Data(n)
A
C
K
A
C
K
Data(n+1)
Data(n+x)
A
C
K
S
T
O
P
P
Data(n+x)
S
T
O
P
P
[AK4113]
2005/08

Related parts for ak4113