k4s640832e-tl75 Samsung Semiconductor, Inc., k4s640832e-tl75 Datasheet - Page 11

no-image

k4s640832e-tl75

Manufacturer Part Number
k4s640832e-tl75
Description
16mx64 Sdram Dimm Based On 8mx8, 4banks, 4k Refresh, 3.3v Synchronous Drams With Spd
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4S640832E-TL75
Manufacturer:
SAM
Quantity:
1 235
M366S1623ET0
M366S1623ET0-C75(Intel SPD 1.2B ver. base)
¡Ü
¡Ü
¡Ü
¡Ü
¡Ü
¡Ü
¡Ü
¡Ü
Byte #
Organization : 16Mx64
Composition : 8Mx8 *16
Used component part # : K4S640832E-TC75
# of rows in module : 2 rows
# of banks in component : 4 banks
Feature : 1,375mil height & double sided component
Refresh : 4K/64ms
Contents ;
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
0
1
2
3
4
5
6
7
8
9
# of bytes written into serial memory at module manufacturer
Total # of bytes of SPD memory device
Fundamental memory type
# of row address on this assembly
# of column address on this assembly
# of module
Data width of this assembly
...... Data width of this assembly
Voltage interface standard of this assembly
SDRAM cycle time @CAS latency of 3
SDRAM access time from clock @CAS latency of 3
DIMM configuraion type
Refresh rate & type
Primary SDRAM width
Error checking SDRAM width
Minimum clock delay for back-to-back random column address
SDRAM device attributes : Burst lengths supported
SDRAM device attributes : # of
SDRAM device attributes : CAS latency
SDRAM device attributes : CS latency
SDRAM device attributes : Write latency
SDRAM module attributes
SDRAM device attributes : General
SDRAM cycle time @CAS latency of 2
SDRAM access time from clock@CAS latency of 2
SDRAM cycle time @CAS latency of 1
SDRAM access time from clock@CAS latency of 1
Minimum row precharge time (=t
Minimum row active to row active delay (t
Minimum RAS to CAS delay (=t
Minimum activate precharge time (=t
Module
Command and address signal input setup time
Command and address signal input hold time
Data signal input setup time
row
rows
density
on this assembly
Function Described
banks
RCD
RP
)
)
RAS
on SDRAM device
)
RRD
)
15.625us, support self refresh
precharge all, auto precharge
Non-buffered, non-registered
Burst Read Single bit Write
+/- 10% voltage tolerance,
& redundant addressing
Function Supported
1, 2, 4, 8 & full page
256bytes (2K-bit)
2
t
rows
CCD
Non parity
128bytes
4
SDRAM
2
LVTTL
64 bits
0 CLK
0 CLK
7.5ns
5.4ns
None
1.5ns
0.8ns
1.5ns
banks
20ns
15ns
20ns
45ns
rows
-75
12
x8
= 1CLK
9
3
-
-
-
-
-
of 64MB
PC133 Unbuffered DIMM
REV. 0.0 Dec, 2000
Hex value
0Ch
8Fh
0Eh
0Fh
2Dh
80h
08h
04h
09h
02h
40h
00h
01h
75h
54h
00h
80h
08h
00h
01h
04h
04h
01h
01h
00h
00h
00h
00h
00h
14h
14h
10h
15h
08h
15h
-75
Note
1
1
2
2
2
2

Related parts for k4s640832e-tl75