k4x1g163pc Samsung Semiconductor, Inc., k4x1g163pc Datasheet - Page 11

no-image

k4x1g163pc

Manufacturer Part Number
k4x1g163pc
Description
64mx16 Mobile Ddr Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4X1G163PC
Manufacturer:
SAMSUNG
Quantity:
11 325
Part Number:
k4x1g163pc-DGC3
Manufacturer:
PIONEER
Quantity:
637
Part Number:
k4x1g163pc-FGC3
Manufacturer:
SAMSUNG
Quantity:
11 330
Part Number:
k4x1g163pc-FGC3
Manufacturer:
SAMSUNG
Quantity:
11 350
Part Number:
k4x1g163pc-FGC6
Manufacturer:
SAMSUNG
Quantity:
11 335
K4X1G163PC - L(F)E/G
12. DC CHARACTERISTICS
Recommended operating conditions (Voltage referenced to V
NOTE :
1) It has +/- 5
2) DPD(Deep Power Down) function is an optional feature, and it will be enabled upon request.
3) IDD specifications are tested after the device is properly intialized.
4) Input slew rate is 1V/ns.
5) Definitions for IDD: LOW is defined as V
Operating Current
(One Bank Active)
Precharge Standby Current
in power-down mode
Precharge Standby Current
in non power-down mode
Active Standby Current
in power-down mode
Active Standby Current
in non power-down mode
(One Bank Active)
Operating Current
(Burst Mode)
Refresh Current
Self Refresh Current
Deep Power Down Current
Please contact Samsung for more information.
Parameter
°C
tolerance.
HIGH is defined as V
STABLE is defined as inputs stable at a HIGH or LOW level ;
SWITCHING is defined as: - address and command: inputs changing between HIGH and LOW once per two clock cycles ;
Symbol
IDD2PS
IDD2NS all banks idle, CKE is HIGH; CS is HIGH, CK = LOW, CK = HIGH;
IDD3PS one bank active, CKE is LOW; CS is HIGH, CK = LOW, CK = HIGH;
IDD3NS one bank active, CKE is HIGH; CS is HIGH, CK = LOW, CK = HIGH;
IDD4W
IDD2P
IDD2N
IDD3P
IDD3N
IDD4R
IDD0
IDD5
IDD6
IDD8
tRC=tRCmin; tCK=tCKmin; CKE is HIGH; CS is HIGH between valid commands;
address inputs are SWITCHING; data bus inputs are STABLE
all banks idle, CKE is LOW; CS is HIGH, tCK = tCKmin;
address and control inputs are SWITCHING; data bus inputs are STABLE
all banks idle, CKE is LOW; CS is HIGH, CK = LOW, CK = HIGH;
address and control inputs are SWITCHING; data bus inputs are STABLE
all banks idle, CKE is HIGH; CS is HIGH, tCK = tCKmin;
address and control inputs are SWITCHING; data bus inputs are STABLE
address and control inputs are SWITCHING; data bus inputs are STABLE
one bank active, CKE is LOW; CS is HIGH, tCK = tCKmin;
address and control inputs are SWITCHING; data bus inputs are STABLE
address and control inputs are SWITCHING; data bus inputs are STABLE
one bank active, CKE is HIGH; CS is HIGH, tCK = tCKmin;
address and control inputs are SWITCHING; data bus inputs are STABLE
address and control inputs are SWITCHING; data bus inputs are STABLE
one bank active; BL=4; CL=3; tCK = tCKmin; continuous read bursts; I
address inputs are SWITCHING; 50% data change each burst transfer
one bank active; BL = 4; tCK = tCKmin ; continuous write bursts;
address inputs are SWITCHING; 50% data change each burst transfer
tRC = tRFCmin ; tCK = tCKmin ; burst refresh; CKE is HIGH;
address and control inputs are SWITCHING; data bus inputs are STABLE
CKE is LOW; t CK = t CKmin ;
Extended Mode Register set to all 0’s;
address and control inputs are STABLE;
data bus inputs are STABLE
Deep Power Down Mode Current
IN
IN
0.9 * VDDQ ;
- data bus inputs: DQ changing between HIGH and LOW once per clock cycle; DM and DQS are STABLE.
0.1 * VDDQ ;
SS
Test Condition
= 0V, Tc = -25 to 85°C)
- 14 -
- G
- E
Parameter
OUT
Full Array
Full Array
1/2 Array
1/4 Array
1/2 Array
1/4 Array
=0 mA
Mobile DDR SDRAM
DDR333 DDR266 Unit Note
600
500
450
500
440
400
45
100
150
130
200
15
25
20
8
1)
0.5
0.5
25
5
3
1200
1000
900
750
800
700
135
115
180
90
12
25
20
85
8
November 2007
mA
mA
mA
mA
mA
mA
mA
uA
uA
°C
2

Related parts for k4x1g163pc