ch7013a Chrontel, ch7013a Datasheet - Page 13

no-image

ch7013a

Manufacturer Part Number
ch7013a
Description
Digital Pc To Tv Encoder
Manufacturer
Chrontel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ch7013a-T
Manufacturer:
LUCENT
Quantity:
18 000
Part Number:
ch7013a-T
Manufacturer:
CHRONTEL
Quantity:
20 000
Part Number:
ch7013a-TF
Manufacturer:
CHRONTEL
Quantity:
455
Part Number:
ch7013a-TF
Manufacturer:
CHRONTEL
Quantity:
20 000
Part Number:
ch7013a-TF
Quantity:
120
Part Number:
ch7013a-TRUF
Manufacturer:
Infineon
Quantity:
80 000
CHRONTEL
4.3.4 Flicker Filter and Text Enhancement
The CH7013A integrates an advanced 2-line, 3-line, 4-line and 5-line (depending on mode) vertical deflickering
filter circuit to help eliminate the flicker associated with interlaced displays. This flicker circuit provides an adaptive
filter algorithm for implementing flicker reduction with selections of high, medium or low flicker content for both
luma and chroma channels (see register descriptions). In addition, a special text enhancement circuit incorporates
proprietory Algorithms for enhancing the readability of text. These modes are fully programmable via the serial port
under the flicker filter register.
4.3.5 Internal Voltage Reference
An on-chip bandgap circuit is used in the DAC to generate a reference voltage which, in conjunction with a
reference resistor at pin RSET, and register controlled divider, sets the output ranges of the DACs. The CH7013A
bandgap reference voltage is 1.235 volts nominal for NTSC or PAL-M, or 1.317 volts nominal (for PAL or NTSC-
J), which is determined by IDF register bit 6 (DACG bit). The recommended value for the reference resistor RSET
is 360 ohms (though this may be adjusted in order to achieve a different output level). The gain setting for DAC
output is 1/48
I
For DACG=0, this is: I
For DACG=1, this is: I
4.3.6 Power Management
The CH7013A supports five operating states including Normal [On], Power Down, Full Power Down, S-Video Off,
and Composite Off to provide optimal power consumption for the application involved. Using the programmable
power down modes accessed over the serial port, the CH7013A may be placed in either Normal state, or any of the
four power managed states, as listed below (see “Power Management Register” under the Register Descriptions
section for programming information). To support power management, a TV sensing function (see “Connection
Detect Register” under the Register Descriptions section) is provided, which identifies whether a TV is connected to
either S-Video or composite. This sensing function can then be used to enter into the appropriate operating state
(e.g., if TV is sensed only on composite, the S-Video Off mode could be set by software).
201-0000-041 Rev. 1.5, 9/1/2004
Table 12.Power Management
LSB
Operating State
Normal (On):
Power Down:
S-Video Off:
Composite Off:
Full Power Down:
= V(RSET)/RSET reference resistor * 1/GAIN
th
. Therefore, for each DAC, the current output per LSB step is determined by the following equation:
LSB
LSB
= 1.235/360 * 1/48 = 71.4 µ A (nominal)
= 1.317/360 * 1/48 = 76.2 µ A (nominal)
Functional Description
In the normal operating state, all functions and pins are active
In the power-down state, most pins and circuitry are disabled.The
BCO pin will continue to provide either the VCO divided by K3, or
14.318 MHz out, and the P-OUT pin will continue to output a clock
reference.
Power is shut off to the unused DACs associated with S-Video
outputs.
In Composite-off state, power is shut off to the unused DAC
associated with CVBS output.
In this power-down state, all but the serial port circuits are disabled.
This places the CH7013A in its lowest power consumption mode.
CH7013A
13

Related parts for ch7013a