ql2005 QuickLogic Corp, ql2005 Datasheet - Page 2

no-image

ql2005

Manufacturer Part Number
ql2005
Description
3.3v 5.0v Pasic Fpga
Manufacturer
QuickLogic Corp
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
QL2005
Manufacturer:
QUICKLOGIC
Quantity:
20 000
Part Number:
ql2005-1PF144C
Quantity:
4 432
Part Number:
ql2005-1PF144C
Manufacturer:
QUICKLOGIC
Quantity:
465
Part Number:
ql2005-1PL84C
Manufacturer:
TFK
Quantity:
830
Part Number:
ql2005-2PF144C
Manufacturer:
QUICKLOGIC
Quantity:
319
Part Number:
ql2005-OPL84C
Manufacturer:
QUICKLO
Quantity:
20 000
Part Number:
ql2005-XPF144C
Manufacturer:
QUICKLOGIC
Quantity:
513
Part Number:
ql2005-XPF144C
Manufacturer:
QUICKLOGIC
Quantity:
20 000
FEATURES
SUMMARY
PRODUCT
The QL2005 is a 5,000 usable ASIC gate, 8,000 usable PLD gate member of
the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique
combination of architecture, technology, and software tools to provide high
speed, high usable density, low price, and flexibility in the same devices.
The flexibility and speed make pASIC 2 devices an efficient and high
performance silicon solution for designs described using HDLs such as
Verilog and VHDL, as well as schematics.
The QL2005 contains 320 logic cells.
QL2005 is available in 84-PLCC, 144-pin TQFP, and 208-PQFP packages.
Software support for the complete pASIC families, including the QL2005, is
available through three basic packages. The turnkey QuickWorks package
provides the most complete FPGA software solution from design entry to
logic synthesis (by Synplicity, Inc.), to place and route, to simulation. The
QuickTools
who use Cadence, Mentor, Synopsys, Viewlogic, Veribest, or other third-
party tools for design entry, synthesis, or simulation.
Total of 156 I/O Pins
- 148 bidirectional input/output pins, PCI-compliant at 5.0V
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and
- Two global clock/control networks available to F1 logic input, and
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
in -1/-2 speed grades
logic cell flip-flop clock, set, reset; input and I/O register clock, reset,
enable; and output enable controls - each driven by an input-only pin,
or any input or I/O pin, or any logic cell output or I/O cell feedback
reset - each driven by an input-only pin
TM
and QuickChip
3-16
TM
packages provide a solution for designers
With 156 maximum I/Os, the
QL2005

Related parts for ql2005