UPD6133GS NEC [NEC], UPD6133GS Datasheet - Page 24

no-image

UPD6133GS

Manufacturer Part Number
UPD6133GS
Description
4-BIT SINGLE-CHIP MICROCONTROLLER FOR INFRARED REMOTE CONTROL TRANSMISSION
Manufacturer
NEC [NEC]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD6133GS-403-E1
Manufacturer:
NEC
Quantity:
24 000
Part Number:
UPD6133GS-524
Manufacturer:
NEC
Quantity:
2 474
Part Number:
UPD6133GS-524
Manufacturer:
NEC
Quantity:
1 000
Part Number:
UPD6133GS-525
Manufacturer:
NEC
Quantity:
1 000
Part Number:
UPD6133GS-534-T1
Manufacturer:
NEC
Quantity:
6 000
Part Number:
UPD6133GS-540
Manufacturer:
SEK
Quantity:
563
Part Number:
UPD6133GS-540
Manufacturer:
NEC
Quantity:
3 555
Part Number:
UPD6133GS-564
Manufacturer:
NEC
Quantity:
612
5.3 Standby Mode Release Timing
24
0/1
b
Notes 1. When setting HALT # 110B, configure a key matrix by using the K
Cautions 1. The internal reset takes effect when the HALT instruction is executed with an operand value
(1) STOP Mode Release Timing
Caution When a release condition is established in the STOP mode, the device is released from the STOP
0
1
3
Operand Value of
HALT Instruction
Any of the
combinations of
b
2
b
0
0
1
1
b
2. At least one of the S
2
1
b
mode and goes into a wait status. At this time, if the release condition is not held, the device
mode and goes into the STOP mode again after the wait time has elapsed. Therefore, when
releasing the STOP mode, it is necessary to hold the release condition longer than the wait time.
0
internal reset takes effect at the time of program hang-up.
(The internal reset does not take effect even when both pins are in OUTPUT mode.)
2. If STOP mode is set when the timer’s down counter is not 0 (timer operating), the system
3. Write the NOP instruction as the first instruction after STOP mode is released.
above
Table 5-3. Standby Mode Setup (HALT #b
other than that above or when the precondition has not been satisfied when executing the
HALT instruction.
is placed in STOP mode only after all the 10 bits of the timer’s down counter and the timer
output permit flag are cleared to 0.
b
0
1
1
0
1
Standby
release signal
Clock
b
0
1
0
1
Figure 5-1. STOP Mode Cancelation by Release Condition
0
Setting Mode
STOP
STOP
STOP
STOP
or
HALT
HALT
OPERATING
Oscillation
0
mode
and S
Note 1
HALT instruction
(STOP mode)
1
pins (the pin used for releasing the standby) must be in INPUT mode.
Data Sheet U10454EJ6V0DS00
All K
All K
The K
STOP mode
Oscillation
stopped
I/O
I/O
I/O0
Precondition for Setup
[The following condition is added in addition to the above.]
pins are high-level output.
pins are high-level output.
pin is high-level output.
3
b
HALT mode
2
b
(36/f
1
Wait
b
0
X +
B) and Release Conditions
)
Oscillation
: Oscillation growth time
OPERATING
High level is input to at least one
of K
High level is input to at least one
of K
High level is input to at least one
of K
High level is input to at least one
of S
When the timer’s down counter is 0
I/O0
mode
I
I
I
0
pins.
pins.
pins.
pin and the K
and S
Release Condition
1
pins
Note 2
PD6133, 6134
I
pin so that an
.

Related parts for UPD6133GS