CY2SSTV857 CYPRESS [Cypress Semiconductor], CY2SSTV857 Datasheet - Page 2

no-image

CY2SSTV857

Manufacturer Part Number
CY2SSTV857
Description
Differential Clock Buffer/Driver DDR333/PC2700-Compliant
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY2SSTV8575AC
Manufacturer:
CY
Quantity:
4 909
Part Number:
CY2SSTV857ZC
Manufacturer:
CY
Quantity:
2 689
Part Number:
CY2SSTV857ZC-27
Manufacturer:
CY
Quantity:
264
Part Number:
CY2SSTV857ZC-27T
Manufacturer:
TI
Quantity:
1 089
Part Number:
CY2SSTV857ZC-32
Manufacturer:
CY
Quantity:
3 205
Part Number:
CY2SSTV857ZXC-27
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY2SSTV857ZXC-27T
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY2SSTV857ZXC-27T
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Document #: 38-07464 Rev. *G
Pin Description
Zero-delay Buffer
When used as a zero-delay buffer the CY2SSTV857-27 will
likely be in a nested clock tree application. For these applica-
tions the CY2SSTV857-27 offers a differential clock input pair
as a PLL reference. The CY2SSTV857-27 then can lock onto
the reference and translate with near-zero delay to low-skew
outputs. For normal operation, the external feedback input,
FBIN, is connected to the feedback output, FBOUT. By
connecting the feedback output to the feedback input the
propagation delay through the device is eliminated. The PLL
works to align the output edge with the input reference edge
thus producing a near-zero delay. The reference frequency
affects the static phase offset of the PLL and thus the relative
delay between the inputs and outputs.
Note:
13, 14
35
36
3, 5, 10, 20, 22
2, 6, 9, 19, 23
27, 29, 39, 44, 46
26, 30, 40, 43, 47
32
33
37
4, 11,12,15, 21, 28,
34, 38, 45
16
1, 7, 8, 18, 24, 25,
31, 41, 42, 48
17
1. A bypass capacitor (0.1µF) should be placed as close as possible to each positive power pin (<0.2”). If these bypass capacitors are not close to the pins, their
high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.
Pin Number
CLK, CLK#
Pin Name
FBOUT#
FBOUT
Y#(0:4)
Y#(9:5)
VDDQ
FBIN#
Y(0:4)
Y(9:5)
AVDD
AVSS
FBIN
VSS
PD#
I/O
O
O
O
O
O
O
I
I
I
I
[1]
Differential Clock Input.
Feedback Clock Input. Connect to FBOUT# for accessing the
PLL.
Feedback Clock Input. Connect to FBOUT for accessing the
PLL.
Clock Outputs
Clock Outputs
Clock Outputs
Clock Outputs
Feedback Clock Output. Connect to FBIN for normal
operation. A bypass delay capacitor at this output will control
Input Reference/Output Clocks phase relationships.
Feedback Clock Output. Connect to FBIN# for normal
operation. A bypass delay capacitor at this output will control
Input Reference/Output Clocks phase relationships.
Power Down# Input. When PD# is set HIGH, all Q and Q#
outputs are enabled and switch at the same frequency as CLK.
When set LOW, all Q and Q# outputs are disabled Hi-Z and the
PLL is powered down.
2.5V Power Supply for Output Clock Buffers.
2.5V Power Supply for PLL. When VDDA is at GND, PLL is
bypassed and CLK is buffered directly to the device outputs.
During disable (PD# = 0), the PLL is powered down.
Common Ground
Analog Ground
When VDDA is strapped LOW, the PLL is turned off and
bypassed for test purposes.
Power Management
Output enable/disable control of the CY2SSTV857-27 allows
the user to implement power management schemes into the
design. Outputs are three-stated/disabled when PD# is
asserted low (see Table 1).
Pin Description
CY2SSTV857-27
LV Differential Input
Differential Input
Differential Outputs
Differential Outputs
Differential Outputs
2.5V Nominal
2.5V Nominal
0.0V Ground
0.0V Analog
Ground
Characteristics
Electrical
Page 2 of 9

Related parts for CY2SSTV857