CS4341A-KS CIRRUS [Cirrus Logic], CS4341A-KS Datasheet - Page 11

no-image

CS4341A-KS

Manufacturer Part Number
CS4341A-KS
Description
24-Bit, 192 kHz Stereo DAC with Volume Control?
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4341A-KS
Quantity:
5 510
Part Number:
CS4341A-KS
Manufacturer:
ON
Quantity:
5 510
Part Number:
CS4341A-KS
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS4341A-KSZ
Manufacturer:
CIRRUS
Quantity:
676
Part Number:
CS4341A-KSZ
Manufacturer:
CIRRUS
Quantity:
20 000
3.9
The control port is used to load all the internal register settings (see section 5). The operation of the control
port may be completely asynchronous with the audio sample rate. However, to avoid potential interference
problems, the control port pins should remain static if no operation is required.
The control port operates in one of two modes: I
Notes: MCLK must be applied during all I
DS582PP1
Control Port Interface
3.9.1
The device has MAP (memory address pointer) auto increment capability enabled by the INCR bit
(also the MSB) of the MAP. If INCR is set to 0, MAP will stay constant for successive I
or reads, and SPI writes. If INCR is set to 1, MAP will auto increment after each byte is written,
allowing block reads or writes of successive registers.
3.9.2
In the I
the serial control port clock, SCL (see Figure 6 for the clock to data relationship). There is no CS
pin. Pin AD0 enables the user to alter the chip address (001000[AD0][R/W]) and should be tied to
VA or GND as required, before powering up the device. If the device ever detects a high to low
transition on the AD0/CS pin after power-up, SPI mode will be selected.
2
3.9.2a
To write to the device, follow the procedure below while adhering to the control port
Switching Specifications in section 7.
1) Initiate a START condition to the I
must be 001000. The seventh bit must match the setting of the AD0 pin, and the eighth must
be 0. The eighth bit of the address byte is the R/W bit.
2) Wait for an acknowledge (ACK) from the part, then write to the memory address pointer,
MAP. This byte points to the register to be written.
3) Wait for an acknowledge (ACK) from the part, then write the desired data to the register
pointed to by the MAP.
4) If the INCR bit (see section 3.9.1) is set to 1, repeat the previous step until all the desired
registers are written, then initiate a STOP condition to the bus.
5) If the INCR bit is set to 0 and further I
essary to initiate a repeated START condition and follow the procedure detailed from step
1. If no further writes to other registers are desired, initiate a STOP condition to the bus.
C mode, data is clocked into and out of the bi-directional serial control data line, SDA, by
MAP Auto Increment
I
2
C Mode
I
2
C Write
2
C communication.
2
C or SPI.
2
C bus followed by the address byte. The upper 6 bits
2
C writes to other registers are desired, it is nec-
CS4341A
2
C writes
11

Related parts for CS4341A-KS