m5lv-128-104-10yi Lattice Semiconductor Corp., m5lv-128-104-10yi Datasheet - Page 2

no-image

m5lv-128-104-10yi

Manufacturer Part Number
m5lv-128-104-10yi
Description
Mach 5 Cpld Family Fifth Generation Mach Architecture
Manufacturer
Lattice Semiconductor Corp.
Datasheet
Note:
1. “M5-xxx” is for 5-V devices. “M5LV-xxx” is for 3.3-V devices.
GENERAL DESCRIPTION
The MACH
Programmable Logic Devices (CPLDs). The fifth-generation MACH architecture yields fast speeds
at high CPLD densities, low power, and supports additional features such as in-system
programmability, Boundary Scan testability, and advanced clocking options (Table 1). The MACH
5 family offers 5-V (M5-xxx) and 3.3-V (M5LV-xxx) operation.
Manufactured in state-of-the-art ISO 9000 qualified fabrication facilities on E
technologies, MACH 5 devices are available with pin-to-pin delays as fast as 5.5 ns (Table 2). The
5.5, 6.5, 7.5, 10, and 12-ns devices are compliant with the PCI Local Bus Specification .
2
Supply Voltage (V)
Macrocells
Maximum User I/O Pins
t
t
t
f
Typical Static Power (mA)
IEEE 1149.1 Boundary Scan Compliant
PCI-Compliant
PD
SS
COS
CNT
(ns)
(ns)
(ns)
(MHz)
®
Feature
5 family consists of a broad range of high-density and high-I/O Complex
128
120
182
5.5
3.0
4.5
Yes
Yes
35
M5LV-128
5
M5-128/1
Table 1. MACH 5 Device Features
128
120
182
3.3
5.5
3.0
4.5
Yes
Yes
35
M5-192/1
MACH 5 Family
192
120
182
5.5
3.0
4.5
Yes
Yes
45
5
256
160
182
5.5
3.0
4.5
Yes
Yes
55
M5-256/1
M5LV-256
5
256
160
182
3.3
5.5
3.0
4.5
Yes
Yes
55
320
192
167
Yes
6.5
3.0
5.0
Yes
70
1
5
M5LV-320
M5-320
320
160
167
Yes
Yes
3.3
6.5
3.0
5.0
70
384
160
167
6.5
3.0
5.0
Yes
Yes
75
5
M5LV-384
2
M5-384
CMOS process
384
160
167
3.3
6.5
3.0
5.0
Yes
Yes
75
512
256
167
100
6.5
3.0
5.0
Yes
Yes
5
M5LV-512
M5-512
512
256
167
100
3.3
6.5
3.0
5.0
Yes
Yes

Related parts for m5lv-128-104-10yi